5秒后页面跳转
MM74C76NBPLUS PDF预览

MM74C76NBPLUS

更新时间: 2024-01-29 15:21:34
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 振荡器
页数 文件大小 规格书
7页 87K
描述
J-K Flip-Flop, CMOS Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, CMOS, PDIP16, 0.300 INCH, PLASTIC, MS-001, DIP-16

MM74C76NBPLUS 技术参数

生命周期:Obsolete零件包装代码:DIP
包装说明:0.300 INCH, PLASTIC, MS-001, DIP-16针数:16
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.69Is Samacsys:N
系列:CMOSJESD-30 代码:R-PDIP-T16
长度:19.305 mm逻辑集成电路类型:J-K FLIP-FLOP
位数:2功能数量:2
端子数量:16最高工作温度:85 °C
最低工作温度:-40 °C输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:DIP
封装形状:RECTANGULAR封装形式:IN-LINE
传播延迟(tpd):300 ns认证状态:Not Qualified
座面最大高度:5.08 mm最大供电电压 (Vsup):15 V
最小供电电压 (Vsup):3 V表面贴装:NO
技术:CMOS温度等级:INDUSTRIAL
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL触发器类型:NEGATIVE EDGE
宽度:7.62 mm最小 fmax:10 MHz
Base Number Matches:1

MM74C76NBPLUS 数据手册

 浏览型号MM74C76NBPLUS的Datasheet PDF文件第2页浏览型号MM74C76NBPLUS的Datasheet PDF文件第3页浏览型号MM74C76NBPLUS的Datasheet PDF文件第4页浏览型号MM74C76NBPLUS的Datasheet PDF文件第5页浏览型号MM74C76NBPLUS的Datasheet PDF文件第6页浏览型号MM74C76NBPLUS的Datasheet PDF文件第7页 
October 1987  
Revised January 1999  
MM74C73 • MM74C76  
Dual J-K Flip-Flops with Clear and Preset  
General Description  
Features  
The MM74C73 and MM74C76 dual J-K flip-flops are mono-  
lithic complementary MOS (CMOS) integrated circuits con-  
structed with N- and P-channel enhancement transistors.  
Each flip-flop has independent J, K, clock and clear inputs  
and Q and Q outputs. The MM74C76 flip flops also include  
preset inputs and are supplied in 16 pin packages. This  
flip-flop is edge sensitive to the clock input and change  
state on the negative going transition of the clock pulse.  
Clear or preset is independent of the clock and is accom-  
plished by a low level on the respective input.  
Supply voltage range: 3V to 15V  
Tenth power TTL compatible: Drive 2 LPTTL loads  
High noise immunity: 0.45 VCC (typ.)  
Low power: 50 nW (typ.)  
Medium speed operation: 10 MHz (typ.)  
Applications  
Automotive  
Data terminals  
Instrumentation  
Medical electronics  
Alarm systems  
Industrial electronics  
Remote metering  
Computers  
Ordering Code:  
Order Number Package Number  
Package Description  
MM74C73N  
MM74C76M  
MM74C76N  
N14A  
M16A  
N16E  
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide  
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow  
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide  
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.  
Connection Diagrams  
MM74C73  
MM74C76  
Note: A logic “0” on clear sets Q to a logic “0”.  
Note: A logic “0” on preset sets Q to a logic “1”.  
Note: A logic “0” on clear sets Q to logic “0”.  
Top View  
Top View  
© 1999 Fairchild Semiconductor Corporation  
DS005884.prf  
www.fairchildsemi.com  

与MM74C76NBPLUS相关器件

型号 品牌 获取价格 描述 数据表
MM74C83J NSC

获取价格

CMOS SERIES, 4-BIT ADDER/SUBTRACTOR, CDIP16, CERDIP-16
MM74C83N TI

获取价格

CMOS SERIES, 4-BIT ADDER/SUBTRACTOR, PDIP16, PLASTIC, DIP-16
MM74C83N/A+ NSC

获取价格

IC,BINARY ADDER,CMOS,DIP,16PIN,PLASTIC
MM74C83N/B+ NSC

获取价格

IC,BINARY ADDER,CMOS,DIP,16PIN,PLASTIC
MM74C85 FAIRCHILD

获取价格

4-Bit Magnitude Comparator
MM74C85 NSC

获取价格

4-Bit Magnitude Comparator
MM74C85J NSC

获取价格

4-Bit Magnitude Comparator
MM74C85J/A+ NSC

获取价格

IC,MAGNITUDE COMPARATOR,CMOS,DIP,16PIN,CERAMIC
MM74C85N NSC

获取价格

4-Bit Magnitude Comparator
MM74C85N FAIRCHILD

获取价格

4-Bit Magnitude Comparator