MC14572UB
Hex Gate
The MC14572UB hex functional gate is constructed with MOS
P−channel and N−channel enhancement mode devices in a single
monolithic structure. These complementary MOS logic gates find
primary use where low power dissipation and/or high noise immunity
is desired. The chip contains four inverters, one NOR gate and one
NAND gate.
http://onsemi.com
Features
MARKING
DIAGRAMS
• Diode Protection on All Inputs
• Single Supply Operation
16
PDIP−16
P SUFFIX
CASE 648
• Supply Voltage Range = 3.0 Vdc to 18 Vdc
MC14572UBCP
AWLYYWWG
• NOR Input Pin Adjacent to V Pin to Simplify Use As An Inverter
SS
1
• NAND Input Pin Adjacent to V Pin to Simplify Use As An
DD
1
Inverter
16
• NOR Output Pin Adjacent to Inverter Input Pin For OR Application
SOIC−16
D SUFFIX
CASE 751B
14572UBG
AWLYWW
• NAND Output Pin Adjacent to Inverter Input Pin For AND
Application
1
1
• Capable of Driving Two Low−Power TTL Loads or One Low−Power
Schottky TTL Load over the Rated Temperature Range
• Pb−Free Packages are Available*
16
SOEIAJ−16
F SUFFIX
CASE 966
MC14572UB
ALYWG
MAXIMUM RATINGS (Voltages Referenced to V
)
SS
1
1
Parameter
Symbol
Value
Unit
V
DC Supply Voltage Range
V
DD
−0.5 to +18.0
A
= Assembly Location
WL, L = Wafer Lot
YY, Y = Year
WW, W = Work Week
Input or Output Voltage Range
(DC or Transient)
V , V
in out
−0.5 to V
+ 0.5
V
DD
Input or Output Current (DC or Transient)
per Pin
I , I
in out
10
mA
G
= Pb−Free Package
Power Dissipation, per Package (Note 1)
Ambient Temperature Range
P
500
mW
°C
D
ORDERING INFORMATION
T
A
−55 to +125
−65 to +150
260
†
Device
Package
Shipping
Storage Temperature Range
T
stg
°C
MC14572UBCP
PDIP−16
25 Units / Rail
25 Units / Rail
Lead Temperature (8−Second Soldering)
T
°C
L
Stresses exceeding Maximum Ratings may damage the device. Maximum
Ratings are stress ratings only. Functional operation above the Recommended
Operating Conditions is not implied. Extended exposure to stresses above the
Recommended Operating Conditions may affect device reliability.
1. Temperature Derating: Plastic “P and D/DW”
MC14572UBCPG
PDIP−16
(Pb−Free)
MC14572UBD
SOIC−16
48 Units / Rail
48 Units / Rail
MC14572UBDG
SOIC−16
(Pb−Free)
Packages: – 7.0 mW/_C From 65_C To 125_C
This device contains protection circuitry to guard against damage due to high
static voltages or electric fields. However, precautions must be taken to avoid
applications of any voltage higher than maximum rated voltages to this
MC14572UBDR2
SOIC−16 2500/Tape & Reel
MC14572UBDR2G SOIC−16 2500/Tape & Reel
(Pb−Free)
high−impedance circuit. For proper operation, V and V should be constrained
in
out
to the range V v (V or V ) v V
.
SS
in
out
DD
Unused inputs must always be tied to an appropriate logic voltage level
MC14572UBF
SOEIAJ−16
50 Units / Rail
(e.g., either V or V ). Unused outputs must be left open.
SS
DD
†For information on tape and reel specifications,
including part orientation and tape sizes, please
refer to our Tape and Reel Packaging Specifications
Brochure, BRD8011/D.
*For additional information on our Pb−Free strategy and soldering details, please
download the ON Semiconductor Soldering and Mounting Techniques
Reference Manual, SOLDERRM/D.
© Semiconductor Components Industries, LLC, 2006
1
Publication Order Number:
June, 2006 − Rev. 6
MC14572UB/D