5秒后页面跳转
IN74HCT126AN PDF预览

IN74HCT126AN

更新时间: 2024-01-23 19:32:07
品牌 Logo 应用领域
INTEGRAL /
页数 文件大小 规格书
5页 137K
描述
QUAD 3-STATE NONINVERTING BUFFERS

IN74HCT126AN 数据手册

 浏览型号IN74HCT126AN的Datasheet PDF文件第1页浏览型号IN74HCT126AN的Datasheet PDF文件第2页浏览型号IN74HCT126AN的Datasheet PDF文件第3页浏览型号IN74HCT126AN的Datasheet PDF文件第5页 
IN74HCT126A  
AC ELECTRICAL CHARACTERISTICS(VCC=5.0 V ± 10%, CL=50pF,Input tr=tf=6.0 ns)  
Guaranteed Limit  
Symbol  
Parameter  
Unit  
25 °C 85°C 125°  
to  
-55°C  
23  
C
tPLH  
tPHL  
tPLZ  
tPHZ  
tPZL  
tPZH  
,
Maximum Propagation Delay, Input A to  
Output Y (Figures 1 and 3)  
30  
38  
28  
15  
35  
48  
34  
18  
ns  
ns  
ns  
ns  
,
Maximum Propagation Delay, Output  
Enable toY (Figures 2 and 4)  
32  
22  
12  
,
Maximum Propagation Delay, Output  
Enable toY (Figures 2 and 4)  
tTLH, tTHL Maximum Output Transition Time, Any  
Output  
(Figures 1 and 3)  
CIN  
COUT  
Maximum Input Capacitance  
10  
15  
10  
15  
10  
15  
pF  
pF  
Maximum  
Three-State  
Output  
Capacitance (Output in High-Impedance  
State)  
Power Dissipation Capacitance (Per  
Buffer)  
Typical @25°C,VCC=5.0  
V
CPD  
Used to determine the no-load dynamic  
55  
pF  
power  
consumption:  
PD=CPDVCC2f+ICCVCC  
Figure 1. Switching Waveforms  
Figure 2. Switching Waveforms  
4

与IN74HCT126AN相关器件

型号 品牌 描述 获取价格 数据表
IN74HCT132A IKSEMICON Quad 2-Input NAND Gate with Schmitt-Trigger Inputs High-Performance Silicon-Gate CMOS

获取价格

IN74HCT132A INTEGRAL QUAD 2-INPUT NAND GATE WITH SCHMITT-TRIGGER INPUTS

获取价格

IN74HCT132AD IKSEMICON Quad 2-Input NAND Gate with Schmitt-Trigger Inputs High-Performance Silicon-Gate CMOS

获取价格

IN74HCT132AD INTEGRAL QUAD 2-INPUT NAND GATE WITH SCHMITT-TRIGGER INPUTS

获取价格

IN74HCT132AN IKSEMICON Quad 2-Input NAND Gate with Schmitt-Trigger Inputs High-Performance Silicon-Gate CMOS

获取价格

IN74HCT132AN INTEGRAL QUAD 2-INPUT NAND GATE WITH SCHMITT-TRIGGER INPUTS

获取价格