5秒后页面跳转
GS8342D06BD-500I PDF预览

GS8342D06BD-500I

更新时间: 2022-12-29 21:03:14
品牌 Logo 应用领域
GSI /
页数 文件大小 规格书
30页 523K
描述
JEDEC-standard pinout and package

GS8342D06BD-500I 数据手册

 浏览型号GS8342D06BD-500I的Datasheet PDF文件第4页浏览型号GS8342D06BD-500I的Datasheet PDF文件第5页浏览型号GS8342D06BD-500I的Datasheet PDF文件第6页浏览型号GS8342D06BD-500I的Datasheet PDF文件第8页浏览型号GS8342D06BD-500I的Datasheet PDF文件第9页浏览型号GS8342D06BD-500I的Datasheet PDF文件第10页 
GS8342D06/11/20/38BD-550/500/450/400/350  
Background  
Separate I/O SRAMs, from a system architecture point of view, are attractive in applications where alternating reads and writes are  
needed. Therefore, the SigmaQuad-II+ SRAM interface and truth table are optimized for alternating reads and writes. Separate I/O  
SRAMs are unpopular in applications where multiple reads or multiple writes are needed because burst read or write transfers from  
Separate I/O SRAMs can cut the RAM’s bandwidth in half.  
SigmaQuad-II+ B4 SRAM DDR Read  
The status of the Address Input, W, and R pins are sampled by the rising edges of K. W and R high causes chip disable. A Low on  
the Read Enable pin, R, begins a read cycle. R is always ignored if the previous command loaded was a read command. Clocking  
in a High on the Read Enable pin, R, begins a read port deselect cycle.  
SigmaQuad-II+ B4 SRAM DDR Write  
The status of the Address Input, W, and R pins are sampled by the rising edges of K. W and R High causes chip disable. A Low on  
the Write Enable pin, W, and a High on the Read Enable pin, R, begins a write cycle. W is always ignored if the previous command  
was a write command. Data is clocked in by the next rising edge of K, the rising edge of K after that, the next rising edge of K, and  
finally by the next rising edge of K.  
Special Functions  
Byte Write and Nybble Write Control  
Byte Write Enable pins are sampled at the same time that Data In is sampled. A High on the Byte Write Enable pin associated with  
a particular byte (e.g., BW0 controls D0–D8 inputs) will inhibit the storage of that particular byte, leaving whatever data may be  
stored at the current address at that byte location undisturbed. Any or all of the Byte Write Enable pins may be driven High or Low  
during the data in sample times in a write sequence.  
Each write enable command and write address loaded into the RAM provides the base address for a 4-beat data transfer. The x18  
version of the RAM, for example, may write 72 bits in association with each address loaded. Any 9-bit byte may be masked in any  
write sequence.  
Nybble Write (4-bit) control is implemented on the 8-bit-wide version of the device. For the x8 version of the device, “Nybble  
Write Enable” and “NWx” may be substituted in all the discussion above.  
Rev: 1.02c 8/2017  
7/30  
© 2011, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  

与GS8342D06BD-500I相关器件

型号 品牌 描述 获取价格 数据表
GS8342D06BD-550 GSI 165 BGA

获取价格

GS8342D06BD-550I GSI 2.5 Clock Latency

获取价格

GS8342D06BGD-350 GSI JEDEC-standard pinout and package

获取价格

GS8342D06BGD-350I GSI JEDEC-standard pinout and package

获取价格

GS8342D06BGD-400 GSI JEDEC-standard pinout and package

获取价格

GS8342D06BGD-400I GSI JEDEC-standard pinout and package

获取价格