5秒后页面跳转
AS4C1M16S-CI PDF预览

AS4C1M16S-CI

更新时间: 2022-02-26 11:04:50
品牌 Logo 应用领域
ALSC /
页数 文件大小 规格书
54页 1530K
描述
Programmable Mode registers

AS4C1M16S-CI 数据手册

 浏览型号AS4C1M16S-CI的Datasheet PDF文件第2页浏览型号AS4C1M16S-CI的Datasheet PDF文件第3页浏览型号AS4C1M16S-CI的Datasheet PDF文件第4页浏览型号AS4C1M16S-CI的Datasheet PDF文件第6页浏览型号AS4C1M16S-CI的Datasheet PDF文件第7页浏览型号AS4C1M16S-CI的Datasheet PDF文件第8页 
AS4C1M16S-C&I  
Pin Descriptions  
Table 3. Pin Details  
Symbol  
Type  
Description  
CLK  
Input  
Clock: CLK is driven by the system clock. All SDRAM input signals are sampled on  
the positive edge of CLK. CLK also increments the internal burst counter and  
controls the output registers.  
CKE  
Input  
Clock Enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal. If  
CKE goes low synchronously with clock (set-up and hold time same as other  
inputs), the internal clock is suspended from the next clock cycle and the state of  
output and burst address is frozen as long as the CKE remains low. When both  
banks are in the idle state, deactivating the clock controls the entry to the Power  
Down and Self Refresh modes. CKE is synchronous except after the device enters  
Power Down and Self Refresh modes, where CKE becomes asynchronous until  
exiting the same mode. The input buffers, including CLK, are disabled during  
Power Down and Self Refresh modes, providing low standby power.  
A11  
Input  
Input  
Bank Activate: A11 (BA) defines to which bank the BankActivate, Read, Write, or  
BankPrecharge command is being applied.  
A0-A10  
Address Inputs: A0-A10 are sampled during the BankActivate command (row  
address A0-A10) and Read/Write command (column address A0-A7 with A10  
defining Auto Precharge) to select one location out of the 512K available in the  
respective bank. During a Precharge command, A10 is sampled to determine if  
both banks are to be precharged (A10 = HIGH). The address inputs also provide  
the op-code during a Mode Register Set command.  
CS#  
Input  
Input  
Chip Select: CS# enables (sampled LOW) and disables (sampled HIGH) the  
command decoder. All commands are masked when CS# is sampled HIGH. CS#  
provides for external bank selection on systems with multiple banks. It is  
considered part of the command code.  
RAS#  
Row Address Strobe: The RAS# signal defines the operation commands in  
conjunction with the CAS# and WE# signals and is latched at the positive edges of  
CLK. When RAS# and CS# are asserted "LOW" and CAS# is asserted "HIGH,"  
either the BankActivate command or the Precharge command is selected by the  
WE# signal. When the WE# is asserted "HIGH," the BankActivate command is  
selected and the bank designated by BA is turned on to the active state. When the  
WE# is asserted "LOW," the Precharge command is selected and the bank  
designated by BA is switched to the idle state after the precharge operation.  
CAS#  
WE#  
Input  
Column Address Strobe: The CAS# signal defines the operation commands in  
conjunction with the RAS# and WE# signals and is latched at the positive edges of  
CLK. When RAS# is held "HIGH" and CS# is asserted "LOW," the column access  
is started by asserting CAS# "LOW." Then, the Read or Write command is  
selected by asserting WE# "LOW" or "HIGH."  
Input  
Input  
Write Enable: The WE# signal defines the operation commands in conjunction  
with the RAS# and CAS# signals and is latched at the positive edges of CLK. The  
WE# input is used to select the BankActivate or Precharge command and Read or  
Write command.  
LDQM,  
UDQM  
Data Input/Output Mask: LDQM and UDQM are byte specific, nonpersistent I/O  
buffer controls. The I/O buffers are placed in a high-z state when LDQM/UDQM is  
sampled HIGH. Input data is masked when LDQM/UDQM is sampled HIGH during  
a write cycle. Output data is masked (two-clock latency) when LDQM/UDQM is  
sampled HIGH during a read cycle. UDQM masks DQ15-DQ8, and LDQM masks  
DQ7-DQ0.  
Confidential  
4
Rev. 2.0  
March /2015  

与AS4C1M16S-CI相关器件

型号 品牌 描述 获取价格 数据表
AS4C256K16E0 ALSC 5V 256Kx16 CMOS DRAM (EDO)

获取价格

AS4C256K16E0-30 ALSC 5V 256Kx16 CMOS DRAM (EDO)

获取价格

AS4C256K16E0-30JC ALSC 5V 256Kx16 CMOS DRAM (EDO)

获取价格

AS4C256K16E0-35 ALSC 5V 256Kx16 CMOS DRAM (EDO)

获取价格

AS4C256K16E0-35JC ALSC 5V 256Kx16 CMOS DRAM (EDO)

获取价格

AS4C256K16E0-45JC ETC x16 EDO Page Mode DRAM

获取价格