5秒后页面跳转
ADSP-21366SKBCZENG PDF预览

ADSP-21366SKBCZENG

更新时间: 2024-01-21 21:45:03
品牌 Logo 应用领域
亚德诺 - ADI /
页数 文件大小 规格书
54页 523K
描述
SHARC Processor

ADSP-21366SKBCZENG 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:LEAD FREE, MS-026BFB-HD, HSLQFP-144针数:144
Reach Compliance Code:compliantECCN代码:3A991.A.2
HTS代码:8542.31.00.01风险等级:5.84
其他特性:ALSO REQUIRES 3.3V SUPPLY地址总线宽度:16
桶式移位器:YES边界扫描:YES
最大时钟频率:55.55 MHz外部数据总线宽度:16
格式:FLOATING POINT内部总线架构:MULTIPLE
JESD-30 代码:S-PQFP-G144长度:20 mm
低功率模式:NO端子数量:144
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:HLFQFP
封装形状:SQUARE封装形式:FLATPACK, HEAT SINK/SLUG, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度):NOT SPECIFIED认证状态:Not Qualified
座面最大高度:1.6 mm最大供电电压:1.26 V
最小供电电压:1.14 V标称供电电压:1.2 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:20 mm
uPs/uCs/外围集成电路类型:DIGITAL SIGNAL PROCESSOR, OTHERBase Number Matches:1

ADSP-21366SKBCZENG 数据手册

 浏览型号ADSP-21366SKBCZENG的Datasheet PDF文件第4页浏览型号ADSP-21366SKBCZENG的Datasheet PDF文件第5页浏览型号ADSP-21366SKBCZENG的Datasheet PDF文件第6页浏览型号ADSP-21366SKBCZENG的Datasheet PDF文件第8页浏览型号ADSP-21366SKBCZENG的Datasheet PDF文件第9页浏览型号ADSP-21366SKBCZENG的Datasheet PDF文件第10页 
Preliminary Technical Data  
ADSP-21365/6  
Left-justified sample pair mode is a mode where in each frame  
sync cycle two samples of data are transmitted/received—one  
sample on the high segment of the frame sync, the other on the  
low segment of the frame sync. Programs have control over var-  
ious attributes of this mode.  
The serial data, clock, and frame sync inputs to the S/PDIF  
transmitter are routed through the Signal Routing Unit (SRU).  
They can come from a variety of sources such as the SPORTs,  
external pins, the precision clock generators (PCGs), or the  
sample rate converters (SRC) and are controlled by the SRU  
control registers.  
Each of the serial ports supports the left-justified sample pair  
and I2S protocols (I2S is an industry standard interface com-  
monly used by audio codecs, ADCs and DACs such as the  
Analog Devices AD183x family), with two data pins, allowing  
four left-justified sample pair or I2S channels (using two stereo  
devices) per serial port, with a maximum of up to 24 I2S chan-  
nels. The serial ports permit little-endian or big-endian  
transmission formats and word lengths selectable from 3 bits to  
32 bits. For the left-justified sample pair and I2S modes, data-  
word lengths are selectable between 8 bits and 32 bits. Serial  
ports offer selectable synchronization and transmit modes as  
well as optional µ-law or A-law companding selection on a per  
channel basis. Serial port clocks and frame syncs can be inter-  
nally or externally generated.  
The sample rate converter (SRC) contains four SRC blocks and  
is the same core as that used in the AD1896 192 kHz Stereo  
Asynchronous Sample Rate Converter and provides up to  
128dB SNR. The SRC block is used to perform synchronous or  
asynchronous sample rate conversion across independent stereo  
channels, without using internal processor resources. The four  
SRC blocks can also be configured to operate together to con-  
vert multichannel audio data without phase mismatches.  
Finally, the SRC is used to clean up audio data from jittery clock  
sources such as the S/PDIF receiver.  
Digital Transmission Content Protection  
The DTCP specification defines a cryptographic protocol for  
protecting audio entertainment content from illegal copying,  
intercepting and tampering as it traverses high performance  
digital buses, such as the IEEE 1394 standard. Only legitimate  
entertainment content delivered to a source device via another  
approved copy protection system (such as the DVD Content  
Scrambling System) will be protected by this copy protection  
system. This feature is only available on the ADSP-21365  
processor.  
Parallel Port  
The Parallel Port provides interfaces to SRAM and peripheral  
devices. The multiplexed address and data pins (AD15–0) can  
access 8-bit devices with up to 24 bits of address, or 16-bit  
devices with up to 16 bits of address. In either mode, 8- or 16-  
bit, the maximum data transfer rate is 55M bytes/sec.  
DMA transfers are used to move data to and from internal  
memory. Access to the core is also facilitated through the paral-  
lel port register read/write functions. The RD, WR, and ALE  
(Address Latch Enable) pins are the control pins for the parallel  
port.  
Pulse Width Modulation  
The PWM module is a flexible, programmable, PWM waveform  
generator that can be programmed to generate the required  
switching patterns for various applications related to motor and  
engine control or audio power control. The PWM generator can  
generate either center-aligned or edge-aligned PWM wave-  
forms. In addition, it can generate complementary signals on  
two outputs in paired mode or independent signals in non  
paired mode (applicable to a single group of four PWM  
waveforms).  
Serial Peripheral (Compatible) Interface  
The ADSP-21365 SHARC processor contains two Serial Periph-  
eral Interface ports (SPIs). The SPI is an industry standard  
synchronous serial link, enabling the ADSP-21365/6 SPI com-  
patible port to communicate with other SPI compatible devices.  
The SPI consists of two data pins, one device select pin, and one  
clock pin. It is a full-duplex synchronous serial interface, sup-  
porting both master and slave modes. The SPI port can operate  
in a multimaster environment by interfacing with up to four  
other SPI compatible devices, either acting as a master or slave  
device. The ADSP-21365/6 SPI compatible peripheral imple-  
mentation also features programmable baud rate and clock  
phase and polarities. The ADSP-21365/6 SPI compatible port  
uses open drain drivers to support a multimaster configuration  
and to avoid data contention.  
The entire PWM module has four groups of four PWM outputs  
each. Therefore, this module generates 16 PWM outputs in  
total. Each PWM group produces two pairs of PWM signals on  
the four PWM outputs.  
The PWM generator is capable of operating in two distinct  
modes while generating center-aligned PWM waveforms: single  
update mode or double update mode. In single update mode the  
duty cycle values are programmable only once per PWM period.  
This results in PWM patterns that are symmetrical about the  
mid-point of the PWM period. In double update mode, a sec-  
ond updating of the PWM registers is implemented at the mid-  
point of the PWM period. In this mode, it is possible to produce  
asymmetrical PWM patterns that produce lower harmonic dis-  
tortion in three-phase PWM inverters.  
S/PDIF Compatible Digital Audio Receiver/Transmitter  
and Synchronous/Asynchronous Sample Rate Converter  
The S/PDIF transmitter has no separate DMA channels. It  
receives audio data in serial format and converts it into a  
biphase encoded signal. The serial data input to the transmitter  
can be formatted as left justified, I2S or right justified with word  
widths of 16, 18, 20, or 24 bits.  
Rev. PrA  
|
Page 7 of 54  
|
September 2004  

与ADSP-21366SKBCZENG相关器件

型号 品牌 描述 获取价格 数据表
ADSP-21366SKSQ-ENG ADI SHARC Processor

获取价格

ADSP-21366SKSQZENG ADI SHARC Processor

获取价格

ADSP-21366WBBCZ-1A ADI SHARC Processor

获取价格

ADSP-21366WBSWZ-1A ADI IC 16-BIT, 55.55 MHz, OTHER DSP, PQFP144, MS-026BFB-HD, LQFP-144, Digital Signal Processor

获取价格

ADSP-21366WYSWZ-2A ADI IC 16-BIT, 55.55 MHz, OTHER DSP, PQFP144, MS-026BFB-HD, LQFP-144, Digital Signal Processor

获取价格

ADSP-21367 ADI SHARC Processor

获取价格