5秒后页面跳转
AD6636 PDF预览

AD6636

更新时间: 2024-01-09 17:45:28
品牌 Logo 应用领域
亚德诺 - ADI /
页数 文件大小 规格书
72页 1741K
描述
150 MSPS Wideband Digital Down-Converter (DDC)

AD6636 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:BGA
包装说明:BGA,针数:256
Reach Compliance Code:unknown风险等级:5.7
JESD-30 代码:S-PBGA-B256JESD-609代码:e1
长度:17 mm湿度敏感等级:3
功能数量:1端子数量:256
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:BGA
封装形状:SQUARE封装形式:GRID ARRAY
峰值回流温度(摄氏度):260认证状态:COMMERCIAL
座面最大高度:1.85 mm标称供电电压:1.8 V
表面贴装:YES技术:CMOS
电信集成电路类型:RF AND BASEBAND CIRCUIT温度等级:INDUSTRIAL
端子面层:TIN SILVER COPPER端子形式:BALL
端子节距:1 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:40宽度:17 mm
Base Number Matches:1

AD6636 数据手册

 浏览型号AD6636的Datasheet PDF文件第3页浏览型号AD6636的Datasheet PDF文件第4页浏览型号AD6636的Datasheet PDF文件第5页浏览型号AD6636的Datasheet PDF文件第7页浏览型号AD6636的Datasheet PDF文件第8页浏览型号AD6636的Datasheet PDF文件第9页 
AD6636  
GENERAL TIMING CHARACTERISTICS  
Table 3. General Timing Characteristics1, 2  
Parameter  
Temp  
Test Level  
Min  
Typ  
Max  
Unit  
CLK TIMING REQUIREMENTS  
tCLK  
tCLKL  
tCLKH  
tCLKSKEW  
CLKx Period (x = A, B, C, D)  
Full  
Full  
Full  
Full  
Full  
Full  
Full  
Full  
Full  
Full  
I
6.66  
1.71  
1.70  
tCLK − 1.3  
ns  
ns  
ns  
ns  
CLKx Width Low (x = A, B, C, D)  
CLKx Width High (x = A, B, C, D)  
CLKA to CLKx Skew (x = B, C, D)  
IV  
IV  
IV  
IV  
IV  
IV  
IV  
IV  
IV  
0.5 × tCLK  
0.5 × tCLK  
INPUT WIDEBAND DATA TIMING REQUIREMENTS  
tSI  
0.75  
1.13  
3.37  
1.11  
5.98  
ns  
ns  
ns  
ns  
ns  
INx [15:0] to CLKx Setup Time (x = A, B, C, D)  
INx [15:0] to CLKx Hold Time (x = A, B, C, D)  
EXPx [2:0] to CLKx Setup Time (x = A, B, C, D)  
EXPx [2:0] to CLKx Hold Time (x = A, B, C, D)  
CLKx to EXPx[2:0] Delay (x = A, B, C, D)  
tHI  
tSEXP  
tHEXP  
tDEXP  
10.74  
PARALLEL OUTPUT PORT TIMING REQUIREMENTS (MASTER)  
tDPREQ  
tDPP  
Full  
Full  
Full  
Full  
Full  
Full  
Full  
IV  
IV  
IV  
IV  
IV  
IV  
IV  
1.77  
2.07  
0.48  
0.38  
0.23  
4.59  
0.90  
3.86  
5.29  
5.49  
5.35  
4.95  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
PCLK to Px REQ Delay (x = A, B, C)  
PCLK to Px [15:0] Delay (x = A, B, C)  
PCLK to Px IQ Delay (x = A, B, C)  
tDPIQ  
tDPCH  
tDPGAIN  
tSPA  
PCLK to Px CH[2:0] Delay (x = A, B, C)  
PCLK to Px Gain Delay (x = A, B, C)  
Px ACK to PCLK Setup Time (x = A, B, C)  
Px ACK to PCLK Hold Time (x = A, B, C)  
tHPA  
PARALLEL OUTPUT PORT TIMING REQUIREMENTS (SLAVE)  
tPCLK  
tPCLKL  
tPCLKH  
tDPREQ  
tDPP  
PCLK Period  
PCLK Low Period  
PCLK High Period  
Full  
Full  
Full  
Full  
Full  
Full  
Full  
Full  
Full  
Full  
IV  
IV  
IV  
IV  
IV  
IV  
IV  
IV  
IV  
IV  
5.0  
1.7  
0.7  
4.72  
4.8  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
0.5 × tPCLK  
0.5 × tPCLK  
8.87  
PCLK to Px REQ Delay (x = A, B, C)  
PCLK to Px [15:0] Delay (x = A, B, C)  
PCLK to Px IQ Delay (x = A, B, C)  
PCLK to Px CH[2:0] Delay (x = A, B, C)  
PCLK to Px Gain Delay (x = A, B, C)  
Px ACK to PCLK Setup Time (x = A, B, C)  
Px ACK to PCLK Hold Time (x = A, B, C)  
8.48  
tDPIQ  
tDPCH  
tDPGAIN  
tSPA  
4.83  
4.88  
5.08  
6.09  
1.0  
10.94  
10.09  
11.49  
tHPA  
MISC PINS TIMING REQUIREMENTS  
tRESET  
tDIRP  
tSS  
RESET Width Low  
Full  
Full  
Full  
Full  
IV  
V
30  
ns  
ns  
ns  
ns  
CPUCLK/SCLK to IRP Delay  
SYNC(0, 1, 2, 3) to CLKA Setup Time  
SYNC(0, 1, 2, 3) to CLKA Hold Time  
7.5  
IV  
IV  
0.87  
0.67  
tHS  
1 All timing specifications are valid over the VDDCORE range of 1.7 V to 1.9 V and the VDDIO range of 3.0 V to 3.6 V.  
2 CLOAD = 40 pF on all outputs, unless otherwise noted.  
Rev. 0 | Page 6 of 72  
 
 

与AD6636相关器件

型号 品牌 描述 获取价格 数据表
AD6636BBC ADI 暂无描述

获取价格

AD6636BBCZ ADI 暂无描述

获取价格

AD6636BBCZ1 ADI 150 MSPS Wideband Digital Down-Converter (DDC)

获取价格

AD6636BC ADI 150 MSPS Wideband Digital Down-Converter (DDC)

获取价格

AD6636CBCZ ADI 150 MSPS Wideband (Digital) Receive Signal Processor (RSP)

获取价格

AD6636CBCZ1 ADI 150 MSPS Wideband Digital Down-Converter (DDC)

获取价格