5秒后页面跳转
A43L4608AV-6UF PDF预览

A43L4608AV-6UF

更新时间: 2024-02-03 22:28:12
品牌 Logo 应用领域
联笙电子 - AMICC 动态存储器
页数 文件大小 规格书
40页 591K
描述
DRAM

A43L4608AV-6UF 技术参数

生命周期:Contact Manufacturer包装说明:,
Reach Compliance Code:unknown风险等级:5.75
Base Number Matches:1

A43L4608AV-6UF 数据手册

 浏览型号A43L4608AV-6UF的Datasheet PDF文件第7页浏览型号A43L4608AV-6UF的Datasheet PDF文件第8页浏览型号A43L4608AV-6UF的Datasheet PDF文件第9页浏览型号A43L4608AV-6UF的Datasheet PDF文件第11页浏览型号A43L4608AV-6UF的Datasheet PDF文件第12页浏览型号A43L4608AV-6UF的Datasheet PDF文件第13页 
A43L3616A/A43L4608A  
Simplified Truth Table  
Command  
CKEn-1 CKEn CS RAS  
DQM BA0 A10 A9~A0,  
BA1 /AP A11  
Notes  
CAS  
L
WE  
L
Register  
Mode Register Set  
Auto Refresh  
1,2  
H
H
X
L
L
X
X
OP CODE  
3
3
3
Refresh  
H
L
L
L
L
L
H
H
X
Entry  
Self  
H
H
Refresh  
Exit  
L
H
X
X
X
X
H
L
X
L
X
H
X
H
3
4
Bank Active & Row Addr.  
H
V
V
Row Addr.  
Read &  
Column Addr.  
Auto Precharge Disable  
Auto Precharge Enable  
Auto Precharge Disable  
Auto Precharge Enable  
L
Column  
Addr.  
4
H
X
L
H
L
H
X
H
L
4,5  
4
Write &  
Column  
Addr.  
H
H
X
X
L
L
H
H
L
L
L
X
X
V
Column Addr.  
H
4,5  
Reserved  
Precharge  
H
X
Bank Selection  
Both Banks  
V
X
L
H
X
L
L
H
L
X
X
H
L
H
X
L
H
X
X
H
X
V
X
X
H
X
H
X
X
H
X
V
X
H
X
X
H
X
V
X
Entry  
H
L
L
H
L
X
X
X
Clock Suspend or  
Active Power Down  
X
X
Exit  
Entry  
H
H
L
Precharge Power Down Mode  
Exit  
L
H
H
H
X
X
V
X
H
DQM  
X
X
6
L
H
X
H
X
No Operation Command  
H
(V = Valid, X = Don’t Care, H = Logic High, L = Logic Low)  
Note : 1. OP Code: Operand Code  
A0~A11, BA0, BA1: Program keys. (@MRS)  
2. MRS can be issued only at both banks precharge state.  
A new command can be issued after 2 clock cycle of MRS.  
3. Auto refresh functions as same as CBR refresh of DRAM.  
The automatical precharge without Row precharge command is meant by “Auto”.  
Auto/Self refresh can be issued only at both precharge state.  
4. BA0, BA1 : Bank select address.  
If both BA1 and BA0 are “Low” at read, write, row active and precharge, bank A is selected.  
If both BA1 is “Low” and BA0 is “High” at read, write, row active and precharge, bank B is selected.  
If both BA1 is “High” and BA0 is “Low” at read, write, row active and precharge, bank C is selected.  
If both BA1 and BA0 are “High” at read, write, row active and precharge, bank D is selected.  
If A10/AP is “High” at row precharge, BA1 and BA0 is ignored and all banks are selected.  
5. During burst read or write with auto precharge, new read write command cannot be issued.  
Another bank read write command can be issued at every burst length.  
6. DQM sampled at positive going edge of a CLK masks the data-in at the very CLK (Write DQM latency is 0)  
but masks the data-out Hi-Z state after 2 CLK cycles. (Read DQM latency is 2)  
PRELIMINARY (May, 2008, Version 0.3)  
9
AMIC Technology, Corp.  

与A43L4608AV-6UF相关器件

型号 品牌 描述 获取价格 数据表
A43L4608AV-75F AMICC DRAM

获取价格

A43L4608AV-75UF AMICC DRAM

获取价格

A43L4608AV-7F AMICC DRAM

获取价格

A43L4608AV-7UF AMICC DRAM

获取价格

A43L4616 AMICC 4M X 16 Bit X 4 Banks Synchronous DRAM

获取价格

A43L4616AV-6F AMICC DRAM

获取价格