5秒后页面跳转
9DB206CL PDF预览

9DB206CL

更新时间: 2024-01-30 14:56:20
品牌 Logo 应用领域
艾迪悌 - IDT 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
14页 716K
描述
PLL Based Clock Driver, 9DB Series, 6 True Output(s), 0 Inverted Output(s), PDSO28, 4.40 X 9.70 MM, 0.92 MM HEIGHT, TSSOP-28

9DB206CL 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:SSOP
包装说明:4.40 X 9.70 MM, 0.92 MM HEIGHT, TSSOP-28针数:28
Reach Compliance Code:not_compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.87
系列:9DB输入调节:DIFFERENTIAL
JESD-30 代码:R-PDSO-G28JESD-609代码:e0
长度:9.7 mm逻辑集成电路类型:PLL BASED CLOCK DRIVER
湿度敏感等级:1功能数量:1
反相输出次数:端子数量:28
实输出次数:6最高工作温度:70 °C
最低工作温度:输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP28,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):225
电源:3.3 V认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.11 ns座面最大高度:1.2 mm
子类别:Clock Drivers最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn85Pb15)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:4.4 mm
Base Number Matches:1

9DB206CL 数据手册

 浏览型号9DB206CL的Datasheet PDF文件第2页浏览型号9DB206CL的Datasheet PDF文件第3页浏览型号9DB206CL的Datasheet PDF文件第4页浏览型号9DB206CL的Datasheet PDF文件第6页浏览型号9DB206CL的Datasheet PDF文件第7页浏览型号9DB206CL的Datasheet PDF文件第8页 
ICS9DB206  
PCI EXPRESS JITTER ATTENUATOR  
TYPICAL PHASE NOISE AT 100MHZ  
0
-10  
-20  
-30  
-40  
PCI Express™ Filter  
100MHz  
RMS Phase Jitter (Random)  
1.5MHz to 22MHz = 2.42ps (typical)  
-50  
-60  
-70  
-80  
-90  
-100  
-110  
-120  
-130  
-140  
-150  
-160  
-170  
-180  
Raw Phase Noise Data  
Phase Noise Result by adding  
PCI Express™ Filter to raw data  
-190  
1k  
10k  
100k  
1M  
10M  
100M  
OFFSET FREQUENCY (HZ)  
The illustrated phase noise plot was taken using a low phase  
noise signal generator, the noise floor of the signal generator is  
less than that of the device under test.  
Due to the tracking ability of a PLL, it will track the input signal up  
to its loop bandwidth.Therefore, if the input phase noise is greater  
than that of the PLL, it will increase the output phase noise  
performance of the device. It is recommended that the phase  
noise performance of the input is verified in order to achieve the  
above phase noise performance.  
Using this configuration allows one to see the true spectral purity  
or phase noise performance of the PLL in the device under test.  
IDT/ ICSPCI EXPRESS JITTER ATTENUATOR  
5
ICS9DB206CL REV B JULY 14, 2006  

与9DB206CL相关器件

型号 品牌 描述 获取价格 数据表
9DB206CLT IDT PLL Based Clock Driver, 9DB Series, 6 True Output(s), 0 Inverted Output(s), PDSO28, 4.40 X

获取价格

9DB206FT IDT Clock Driver

获取价格

9DB206GT IDT Clock Driver

获取价格

9DB206LLF IDT Clock Driver

获取价格

9DB206LLFT IDT Clock Driver

获取价格

9DB233 IDT Two Output Differential Buffer for PCIe Gen3

获取价格