5秒后页面跳转
97SD3248BRPQI PDF预览

97SD3248BRPQI

更新时间: 2024-02-02 04:52:46
品牌 Logo 应用领域
麦斯威 - MAXWELL 动态存储器
页数 文件大小 规格书
40页 583K
描述
暂无描述

97SD3248BRPQI 数据手册

 浏览型号97SD3248BRPQI的Datasheet PDF文件第6页浏览型号97SD3248BRPQI的Datasheet PDF文件第7页浏览型号97SD3248BRPQI的Datasheet PDF文件第8页浏览型号97SD3248BRPQI的Datasheet PDF文件第10页浏览型号97SD3248BRPQI的Datasheet PDF文件第11页浏览型号97SD3248BRPQI的Datasheet PDF文件第12页 
97SD3248  
1.5Gb (8-Meg X 48-Bit X 4-Banks) SDRAM  
Column address strobe and write command (WRIT): This command starts a write operation. When the  
burst write mode is selected, the column address (AY0 to AY9) and the bank select address (BA0/BA1)  
become the burst write start address. When the single write mode is selected, data is only written to the  
location specified by the column address (AY0 to AY9) and bank select address(BA0/BA1).  
Write with auto-precharge (WRIT A): This command automatically performs a precharge operation after a  
burst write with a length of 1, 2, 4, or 8, or after a single write operation.  
Row address strobe and bank activate ( ACTV): This command activates the bank that is selected by  
BA0/BA1 (BS) and determines the row address (AX0 to AX12). When BA0 and BA1 are Low, bank 0 is  
activated. When BA0 is Low, and BA1 is High, bank 1 is activated. When BA0 is High and BA1 is Low, bank  
2 is activated. When BA0 and BA1 are High, bank 3 is activated.  
Precharge select bank (PRE): This command starts precharge operation for the bank selected by BA0/  
BA1. If BA0 and BA1 are Low, bank 0 is selected. If BA0 is Low and BA1 is High, bank 1 is selected. If BA0  
is High and BA1 is Low, bank 2 is selected. If BA0 and BA1 are High, bank 3 is selected.  
Precharge all banks (PALL): This command starts a precharge operation for all banks.  
Refresh (REF/SELF): This command starts the refresh operation. There are two types of refresh  
operations; one is auto-refresh, and the other is self-refresh. For details, refer to the CKE truth table section.  
Mode register set (MRS): The SDRAM has a mode register that defines how it operates. The mode register  
is specified by the address pins (A0 to A12, BA0 andBA1) at the mode register set cycle. For details, refer to  
the mode register configuration. After power on, the contents of the mode register are undefined, execute  
the mode register set command to set up the mode register.  
02.04.05 Rev 3  
All data sheets are subject to change without notice  
9
©2005 Maxwell Technologies  
All rights reserved.  

与97SD3248BRPQI相关器件

型号 品牌 描述 获取价格 数据表
97SD3248BRPQK MAXWELL Synchronous DRAM, 32MX48, 6ns, CMOS, PQFP132, QFP-132

获取价格

97SD3248RPME MAXWELL Synchronous DRAM, 32MX48, 6ns, CMOS, STACK, QFP-132

获取价格

97SD3248RPMI MAXWELL Synchronous DRAM, 32MX48, 6ns, CMOS, STACK, QFP-132

获取价格

97SD3248RPQE MAXWELL 1.5Gb SDRAM 8-Meg X 48-Bit X 4-Banks

获取价格

97SD3248RPQH MAXWELL 1.5Gb SDRAM 8-Meg X 48-Bit X 4-Banks

获取价格

97SD3248RPQI MAXWELL 1.5Gb SDRAM 8-Meg X 48-Bit X 4-Banks

获取价格