5秒后页面跳转
74LV4060DB,118 PDF预览

74LV4060DB,118

更新时间: 2024-01-01 18:00:38
品牌 Logo 应用领域
恩智浦 - NXP 输入元件光电二极管输出元件逻辑集成电路触发器
页数 文件大小 规格书
18页 171K
描述
74LV4060 - 14-stage binary ripple counter with oscillator SSOP1 16-Pin

74LV4060DB,118 技术参数

是否Rohs认证: 符合生命周期:End Of Life
零件包装代码:SSOP1包装说明:SSOP,
针数:16Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.32
其他特性:OUTPUTS FROM 10 STAGES AVAILABLE; BUILT-IN OSCILLATOR; OSCILLATOR DISABLED BY CLEAR INPUT计数方向:UP
系列:LV/LV-A/LVX/HJESD-30 代码:R-PDSO-G16
JESD-609代码:e4长度:6.2 mm
负载电容(CL):50 pF负载/预设输入:YES
逻辑集成电路类型:BINARY COUNTER工作模式:ASYNCHRONOUS
湿度敏感等级:1位数:14
功能数量:1端子数量:16
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:SSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度):260传播延迟(tpd):105 ns
认证状态:Not Qualified座面最大高度:2 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):1 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30触发器类型:NEGATIVE EDGE
宽度:5.3 mm最小 fmax:100 MHz
Base Number Matches:1

74LV4060DB,118 数据手册

 浏览型号74LV4060DB,118的Datasheet PDF文件第1页浏览型号74LV4060DB,118的Datasheet PDF文件第3页浏览型号74LV4060DB,118的Datasheet PDF文件第4页浏览型号74LV4060DB,118的Datasheet PDF文件第5页浏览型号74LV4060DB,118的Datasheet PDF文件第6页浏览型号74LV4060DB,118的Datasheet PDF文件第7页 
Philips Semiconductors  
Product specification  
14-stage binary ripple counter with oscillator  
74LV4060  
FEATURES  
APPLICATIONS  
Wide operating voltage: 1.0 to 5.5 V  
Optimized for Low Voltage applications: 1.0 to 3.6 V  
Control Counters  
Timers  
Frequency Dividers  
Time-delay circuits  
Accepts TTL input levels between V = 2.7 V and V = 3.6 V  
CC  
CC  
Typical V  
(output ground bounce) < 0.8 V at V = 3.3 V,  
OLP  
CC  
T
= 25°C.  
amb  
Typical V  
= 25°C.  
(output V undershoot) > 2 V at V = 3.3 V, T  
amb  
OHV  
OH  
CC  
DESCRIPTION  
The 74LV4060 is a low-voltage Si-gate CMOS device and is pin and  
function compatible with the 74HC/HCT4060.  
All active components on chip  
RC or crystal oscillator configuration  
The 74LV4060 is a 14-stage ripple-carry counter/divider and  
oscillator with three oscillator terminals (RS, R and C ), ten  
TC  
TC  
Output capability: standard (except for R and C  
)
TC  
TC  
buffered outputs (Q to Q and Q to Q ) and an overriding  
3
9
11  
13  
asynchronous master reset (MR). The oscillator configuration allows  
design of either RC or crystal oscillator circuits. The oscillator may  
be replaced by an external clock signal at input RS. In this case,  
I category: MSI  
CC  
keep the oscillator pins (R and C ) floating.  
TC  
TC  
The counter advances on the negative-going transition of RS. A  
HIGH level on MR resets the counter (Q to Q and Q to  
3
9
11  
Q
= LOW), independent of the other input conditions.  
13  
QUICK REFERENCE DATA  
GND = 0 V; T  
= 25°C; t = t < 2.5 ns  
amb  
r
f
SYMBOL  
PARAMETER  
Propagation delay  
CONDITIONS  
C = 15 pF  
TYPICAL  
UNIT  
L
RS to Q  
V
CC  
= 3.3 V  
29  
6
3
t
t
f
/t  
Q to Q  
ns  
PHL PLH  
n
n+1  
MR to Q  
16  
99  
3.5  
PHL  
n
Maximum clock frequency  
Input capacitance  
MHz  
pF  
max  
C
C
1
Notes 1, 2 and 3  
Power dissipation capacitance per package  
40  
pF  
PD  
NOTES:  
1. C is used to determine the dynamic power  
PD  
dissipation (P in mW)  
D
2
2
P
D
= C x V  
x f + S (C x V  
i
x f ) where:  
PD  
CC  
L
CC o  
f = input frequency in MHz; C = output load capacity in pF;  
i
L
f = output frequency in MHz; V = supply voltage in V;  
o
CC  
2
S (C x V  
x f ) = sum of the outputs.  
L
CC  
o
2. The condition is V = GND to V  
1
CC  
3. For formula on dynamic power dissipation, see the  
following pages.  
ORDERING INFORMATION  
PACKAGES  
TEMPERATURE RANGE OUTSIDE NORTH AMERICA  
NORTH AMERICA  
74LV4060 N  
PKG. DWG. #  
SOT38-4  
16-Pin Plastic DIL  
–40°C to +125°C  
–40°C to +125°C  
–40°C to +125°C  
–40°C to +125°C  
74LV4060 N  
74LV4060 D  
74LV4060 DB  
74LV4060 PW  
16-Pin Plastic SO  
74LV4060 D  
SOT109-1  
SOT338-1  
SOT403-1  
16-Pin Plastic SSOP Type II  
16-Pin Plastic TSSOP Type I  
74LV4060 DB  
74LV4060PW DH  
2
1998 Jun 23  
853-2076 19619  

与74LV4060DB,118相关器件

型号 品牌 描述 获取价格 数据表
74LV4060DB-T ETC Asynchronous Up Counter

获取价格

74LV4060D-Q100 NXP LV/LV-A/LVX/H SERIES, ASYN NEGATIVE EDGE TRIGGERED 14-BIT UP BINARY COUNTER, PDSO16, 3.90

获取价格

74LV4060D-Q100 NEXPERIA 14-stage binary ripple counter with oscillatorProduction

获取价格

74LV4060D-T ETC Asynchronous Up Counter

获取价格

74LV4060N NXP 14-stage binary ripple counter with oscillator

获取价格

74LV4060PW NXP 14-stage binary ripple counter with oscillator

获取价格