5秒后页面跳转
71V416YL12YG2 PDF预览

71V416YL12YG2

更新时间: 2024-01-20 08:18:12
品牌 Logo 应用领域
艾迪悌 - IDT 静态存储器光电二极管内存集成电路
页数 文件大小 规格书
9页 137K
描述
Standard SRAM, 256KX16, 12ns, CMOS, PDSO44

71V416YL12YG2 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete包装说明:SOJ, SOJ44,.44
Reach Compliance Code:compliant风险等级:5.57
Base Number Matches:1

71V416YL12YG2 数据手册

 浏览型号71V416YL12YG2的Datasheet PDF文件第3页浏览型号71V416YL12YG2的Datasheet PDF文件第4页浏览型号71V416YL12YG2的Datasheet PDF文件第5页浏览型号71V416YL12YG2的Datasheet PDF文件第6页浏览型号71V416YL12YG2的Datasheet PDF文件第8页浏览型号71V416YL12YG2的Datasheet PDF文件第9页 
IDT71V416YS, IDT71V416YL 3.3V CMOS Static RAM  
for Automotive Applications 4 Meg (256K x 16-Bit)  
Automotive Temperature Ranges  
Timing Waveform of Write Cycle No. 2 (CS Controlled Timing)(1,3)  
t
WC  
ADDRESS  
CS  
t
AW  
(2)  
t
AS  
t
CW  
t
BW  
BHE, BLE  
WE  
t
WP  
t
WR  
DATAOUT  
DATAIN  
t
DATAIN VALID  
DH  
t
DW  
6817 d09  
Timing Waveform of Write Cycle No. 3  
(BHE, BLE Controlled Timing)(1,3)  
t
WC  
ADDRESS  
CS  
t
AW  
(2)  
t
CW  
t
AS  
t
BW  
BHE, BLE  
t
WP  
t
WR  
WE  
DATAOUT  
t
DATAIN VALID  
DH  
t
DW  
DATAIN  
6817 d10  
NOTES:  
1. A write occurs during the overlap of a LOW CS, LOW BHE or BLE, and a LOW WE.  
2. During this period, I/O pins are in the output state, and input signals must not be applied.  
3. If the CS LOW or BHE and BLE LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state.  
6.42  
7

与71V416YL12YG2相关器件

型号 品牌 描述 获取价格 数据表
71V416YL12YG3 IDT Standard SRAM, 256KX16, 12ns, CMOS, PDSO44

获取价格

71V416YL12YGI IDT Standard SRAM, 256KX16, 12ns, CMOS, PDSO44, 0.400 INCH, ROHS COMPLIANT, PLASTIC, SOJ-44

获取价格

71V416YL12YI IDT Standard SRAM, 256KX16, 12ns, CMOS, PDSO44, 0.400 INCH, PLASTIC, SOJ-44

获取价格

71V416YL15BEG1 IDT Standard SRAM, 256KX16, 15ns, CMOS, PBGA48

获取价格

71V416YL15BEG2 IDT Standard SRAM, 256KX16, 15ns, CMOS, PBGA48

获取价格

71V416YL15BEG4 IDT Standard SRAM, 256KX16, 15ns, CMOS, PBGA48

获取价格