5秒后页面跳转
5962-9952301QZC PDF预览

5962-9952301QZC

更新时间: 2024-01-24 21:06:41
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 可编程逻辑器件输入元件时钟
页数 文件大小 规格书
64页 1733K
描述
5V, 3.3V, ISRTM High-Performance CPLDs

5962-9952301QZC 技术参数

生命周期:Active零件包装代码:QFP
包装说明:QFP,针数:160
Reach Compliance Code:compliantECCN代码:3A001.A.2.C
HTS代码:8542.39.00.01风险等级:5.76
最大时钟频率:62.5 MHzJESD-30 代码:S-CQFP-G160
长度:28 mm专用输入次数:1
I/O 线路数量:133端子数量:160
最高工作温度:125 °C最低工作温度:-55 °C
组织:1 DEDICATED INPUTS, 133 I/O输出函数:MACROCELL
封装主体材料:CERAMIC, METAL-SEALED COFIRED封装代码:QFP
封装形状:SQUARE封装形式:FLATPACK
可编程逻辑类型:EE PLD传播延迟:15 ns
认证状态:Qualified筛选级别:MIL-PRF-38535 Class Q
座面最大高度:2.79 mm最大供电电压:5.5 V
最小供电电压:4.5 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子形式:GULL WING
端子节距:0.65 mm端子位置:QUAD
宽度:28 mmBase Number Matches:1

5962-9952301QZC 数据手册

 浏览型号5962-9952301QZC的Datasheet PDF文件第4页浏览型号5962-9952301QZC的Datasheet PDF文件第5页浏览型号5962-9952301QZC的Datasheet PDF文件第6页浏览型号5962-9952301QZC的Datasheet PDF文件第8页浏览型号5962-9952301QZC的Datasheet PDF文件第9页浏览型号5962-9952301QZC的Datasheet PDF文件第10页 
Ultra37000 CPLD Family  
resources for pinout flexibility, and a simple timing model for  
consistent system performance.  
COMBINATORIAL SIGNAL  
PD = 6.5 ns  
t
INPUT  
Development Software Support  
OUTPUT  
OUTPUT  
Warp  
REGISTERED SIGNAL  
Warp is a state-of-the-art compiler and complete CPLD design  
tool. For design entry, Warp provides an IEEE-STD-1076/1164  
VHDL text editor, an IEEE-STD-1364 Verilog text editor, and a  
graphical finite state machine editor. It provides optimized  
synthesis and fitting by replacing basic circuits with ones  
pre-optimized for the target device, by implementing logic in  
unused memory and by perfect communication between fitting  
and synthesis. To facilitate design and debugging, Warp  
provides graphical timing simulation and analysis.  
tS = 3.5 ns  
t
CO = 4.5 ns  
D,T,L  
O
INPUT  
CLOCK  
Figure 5. Timing Model for CY37128  
JTAG and PCI Standards  
Warp Professional™  
PCI Compliance  
Warp Professional contains several additional features. It  
provides an extra method of design entry with its graphical  
block diagram editor. It allows up to 5 ms timing simulation  
instead of only 2 ms. It allows comparison of waveforms before  
and after design changes.  
5V operation of the Ultra37000 is fully compliant with the PCI  
Local Bus Specification published by the PCI Special Interest  
Group. The 3.3V products meet all PCI requirements except  
for the output 3.3V clamp, which is in direct conflict with 5V  
tolerance. The Ultra37000 family’s simple and predictable  
timing model ensures compliance with the PCI AC specifica-  
tions independent of the design.  
Warp Enterprise™  
Warp Enterprise provides even more features. It provides  
unlimited timing simulation and source-level behavioral  
simulation as well as a debugger. It has the ability to generate  
graphical HDL blocks from HDL text. It can even generate  
testbenches.  
IEEE 1149.1-compliant JTAG  
The Ultra37000 family has an IEEE 1149.1 JTAG interface for  
both Boundary Scan and ISR.  
Warp is available for PC and UNIX platforms. Some features  
are not available in the UNIX version. For further information  
see the Warp for PC, Warp for UNIX, Warp Professional and  
Warp Enterprise data sheets on Cypress’s web site  
(www.cypress.com).  
Boundary Scan  
The Ultra37000 family supports Bypass, Sample/Preload,  
Extest, Idcode, and Usercode boundary scan instructions. The  
JTAG interface is shown in Figure 6.  
Third-Party Software  
Instruction Register  
Although Warp is a complete CPLD development tool on its  
own, it interfaces with nearly every third party EDA tool. All  
major third-party software vendors provide support for the  
Ultra37000 family of devices. Refer to the third-party software  
data sheet or contact your local sales office for a list of  
currently supported third-party vendors.  
TDI  
TDO  
Bypass Reg.  
JTAG  
TMS  
TAP  
CONTROLLER  
Boundary Scan  
idcode  
TCK  
Programming  
There are four programming options available for Ultra37000  
devices. The first method is to use a PC with the 37000  
UltraISR programming cable and software. With this method,  
the ISR pins of the Ultra37000 devices are routed to a  
connector at the edge of the printed circuit board. The 37000  
UltraISR programming cable is then connected between the  
parallel port of the PC and this connector. A simple configu-  
ration file instructs the ISR software of the programming  
operations to be performed on each of the Ultra37000 devices  
in the system. The ISR software then automatically completes  
all of the necessary data manipulations required to accomplish  
the programming, reading, verifying, and other ISR functions.  
For more information on the Cypress ISR Interface, see the  
ISR Programming Kit data sheet (CY3700i).  
Usercode  
ISR Prog.  
Data Registers  
Figure 6. JTAG Interface  
In-System Reprogramming (ISR)  
In-System Reprogramming is the combination of the capability  
to program or reprogram a device on-board, and the ability to  
support design changes without changing the system timing  
or device pinout. This combination means design changes  
during debug or field upgrades do not cause board respins.  
The Ultra37000 family implements ISR by providing a JTAG  
compliant interface for on-board programming, robust routing  
The second method for programming Ultra37000 devices is on  
automatic test equipment (ATE). This is accomplished through  
a file created by the ISR software. Check the Cypress website  
for the latest ISR software download information.  
Document #: 38-03007 Rev. *D  
Page 7 of 64  

与5962-9952301QZC相关器件

型号 品牌 描述 获取价格 数据表
5962-9952302QZC CYPRESS 5V, 3.3V, ISRTM High-Performance CPLDs

获取价格

5962-9952401QZC CYPRESS 5V, 3.3V, ISRTM High-Performance CPLDs

获取价格

5962-9952401QZX CYPRESS EE PLD, 20ns, CMOS, CQFP160, CERAMIC, QFP-160

获取价格

5962-9952501QZC CYPRESS 5V, 3.3V, ISRTM High-Performance CPLDs

获取价格

5962-9952501QZX ACTEL EE PLD, 15ns, CMOS, CQFP208, CERAMIC, QFP-208

获取价格

5962-9952502QZC CYPRESS 5V, 3.3V, ISRTM High-Performance CPLDs

获取价格