5秒后页面跳转
5962-8971303M9C PDF预览

5962-8971303M9C

更新时间: 2024-01-06 03:37:36
品牌 Logo 应用领域
赛灵思 - XILINX 可编程逻辑
页数 文件大小 规格书
8页 53K
描述
Field Programmable Gate Array, 4200 Gates, 100MHz, 144-Cell, CMOS, CQFP100, QFP-100

5962-8971303M9C 技术参数

生命周期:Obsolete零件包装代码:QFP
包装说明:GQFF, TPAK100,2.6SQ,25针数:100
Reach Compliance Code:unknownECCN代码:3A001.A.2.C
HTS代码:8542.39.00.01风险等级:5.79
Is Samacsys:N最大时钟频率:100 MHz
CLB-Max的组合延迟:7 nsJESD-30 代码:S-CQFP-F100
JESD-609代码:e4长度:19.05 mm
可配置逻辑块数量:144等效关口数量:4200
输入次数:82逻辑单元数量:144
输出次数:82端子数量:100
最高工作温度:125 °C最低工作温度:-55 °C
组织:4200 GATES封装主体材料:CERAMIC, METAL-SEALED COFIRED
封装代码:GQFF封装等效代码:TPAK100,2.6SQ,25
封装形状:SQUARE封装形式:FLATPACK, GUARD RING
电源:5 V可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY
认证状态:Not Qualified筛选级别:MIL-STD-883
座面最大高度:3.2258 mm子类别:Field Programmable Gate Arrays
最大供电电压:5.5 V最小供电电压:4.5 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:GOLD端子形式:FLAT
端子节距:0.635 mm端子位置:QUAD
宽度:19.05 mmBase Number Matches:1

5962-8971303M9C 数据手册

 浏览型号5962-8971303M9C的Datasheet PDF文件第2页浏览型号5962-8971303M9C的Datasheet PDF文件第3页浏览型号5962-8971303M9C的Datasheet PDF文件第4页浏览型号5962-8971303M9C的Datasheet PDF文件第6页浏览型号5962-8971303M9C的Datasheet PDF文件第7页浏览型号5962-8971303M9C的Datasheet PDF文件第8页 
CLB Switching Characteristic Guidelines (continued)  
Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100%  
functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing  
patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more  
precise, and more up-to-date timing information, use the values provided by the XACT timing calculator and used in the simulator.  
Speed Grade  
Symbol  
-70  
-100  
-125  
Description  
Min Max  
Min Max Min Max Units  
Combinatorial Delay  
Logic Variables A, B, C, D, E, to outputs X or Y  
1 TILO  
9.0  
7.0  
5.5  
ns  
Sequential delay  
Clock k to outputs X or Y  
Clock k to outputs X or Y when Q is returned  
through function generators F or G to drive X or Y  
8 TCKO  
6.0  
5.0  
4.5  
8.0  
ns  
ns  
TQLO  
13.0  
10.0  
Set-up time before clock K  
Logic Variables  
Data In  
Enable Clock  
A, B, C, D, E  
DI  
EC  
2 TICK  
4 TDICK  
6 TECCK 7.0  
1.0  
8.0  
5.0  
7.0  
4.0  
5.0  
1.0  
5.5  
3.0  
4.5  
1.0  
ns  
ns  
ns  
ns  
Reset Direct inactive RD  
Hold Time after clock K  
Logic Variables  
Data In  
Enable Clock  
A, B, C, D, E  
DI  
EC  
3 TCKI  
5 TCKDI  
7 TCKEC  
0
4.0  
0
0
2.0  
0
0
1.5  
0
ns  
ns  
ns  
Clock  
Clock High time  
Clock Low time  
11 TCH  
12 TCL  
5.0  
5.0  
4.0  
4.0  
3.0  
3.0  
ns  
ns  
Max flip-flop toggle rate  
FCLK 70  
100  
125  
MHz  
Reset Direct (RD)  
RD width  
13 TRPW  
9 TRIO  
8.0  
7.0  
6.0  
ns  
ns  
delay from rd to outputs X or Y  
8.0  
7.0  
6.0  
Global Reset (RESET Pad)*  
RESET width (Low)  
TMRW 25.0  
TMRQ  
21.0  
20.0  
ns  
ns  
delay from RESET pad to outputs X or Y  
23.0  
19.0  
17.0  
*Timing is based on the XC3042, for other devices see XACT timing calculator.  
Note: The CLB K to Q output delay (TCKO, #8) of any CLB, plus the shortest possible interconnect delay, is always longer than  
the Data In hold time requirement (TCKDI, #5) of any CLB on the same die.  
2-157  

与5962-8971303M9C相关器件

型号 品牌 描述 获取价格 数据表
5962-8971303M9X XILINX Field Programmable Gate Array, 144 CLBs, 2000 Gates, 100MHz, CMOS, CQFP100, TOP BRAZED, CE

获取价格

5962-8971303MMX XILINX Field Programmable Gate Array, CMOS, CQFP100, TOP BRAZED, CERAMIC, QFP-100

获取价格

5962-8971303MNA XILINX Field Programmable Gate Array, CMOS, CQFP100, CQ100

获取价格

5962-8971303MNX ETC Field Programmable Gate Array (FPGA)

获取价格

5962-8971303MXC XILINX Field Programmable Gate Array, 4200 Gates, 100MHz, 144-Cell, CMOS, CPGA84, PGA-84

获取价格

5962-8971303MXX ETC Field Programmable Gate Array (FPGA)

获取价格