5秒后页面跳转
342MPT PDF预览

342MPT

更新时间: 2024-02-16 18:37:44
品牌 Logo 应用领域
艾迪悌 - IDT 时钟光电二极管外围集成电路晶体
页数 文件大小 规格书
9页 214K
描述
Clock Generator, 200MHz, CMOS, PDSO8, 0.150 INCH, SOIC-8

342MPT 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:SOIC包装说明:0.150 INCH, SOIC-8
针数:8Reach Compliance Code:not_compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.3JESD-30 代码:R-PDSO-G8
JESD-609代码:e0长度:4.9 mm
湿度敏感等级:1端子数量:8
最高工作温度:70 °C最低工作温度:
最大输出时钟频率:200 MHz封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP8,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
电源:3.3 V主时钟/晶体标称频率:50 MHz
认证状态:Not Qualified座面最大高度:1.75 mm
子类别:Clock Generators最大供电电压:3.45 V
最小供电电压:3.15 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL宽度:3.9 mm
uPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHERBase Number Matches:1

342MPT 数据手册

 浏览型号342MPT的Datasheet PDF文件第1页浏览型号342MPT的Datasheet PDF文件第2页浏览型号342MPT的Datasheet PDF文件第4页浏览型号342MPT的Datasheet PDF文件第5页浏览型号342MPT的Datasheet PDF文件第6页浏览型号342MPT的Datasheet PDF文件第7页 
ICS342  
FIELD PROGRAMMABLE DUAL OUTPUT SS VERSACLOCK SYNTHESIZER  
EPROM CLOCK SYNTHESIZER  
possible. No vias should be used between the decoupling  
capacitor and VDD pin. The PCB trace to VDD pin should  
be kept as short as possible, as should the PCB trace to the  
ground via. Distance of the ferrite bead and bulk decoupling  
from the device is less critical.  
output frequencies.  
VersaClock software quickly evaluates accessible VCO  
frequencies with available output divide values and provides  
an easy to understand, bar code rating for the target output  
frequencies. The user may evaluate output accuracy,  
performance trade-off scenarios in seconds.  
2) The external crystal should be mounted just next to the  
device with short traces. The X1 and X2 traces should not  
be routed next to each other with minimum spaces, instead  
they should be separated and away from other traces.  
Spread Spectrum Modulation  
The ICS342 utilizes frequency modulation (FM) to distribute  
energy over a range of frequencies. By modulating the  
output clock frequencies, the device effectively lowers  
energy across a broader range of frequencies; thus,  
lowering a system’s electromagnetic interference (EMI). The  
modulation rate is the time from transitioning from a  
minimum frequency to a maximum frequency and then back  
to the minimum.  
3) To minimize EMI, the 33series termination resistor (if  
needed) should be placed close to the clock output.  
4) An optimum layout is one with all components on the  
same side of the board, minimizing vias through other signal  
layers. Other signal traces should be routed away from the  
ICS342. This includes signal traces just underneath the  
device, or on layers adjacent to the ground plane layer used  
by the device.  
Spread Spectrum Modulation can be applied as either  
“center spread” or “down spread”. During center spread  
modulation, the deviation from the target frequency is equal  
in the positive and negative directions. The effective  
average frequency is equal to the target frequency. In  
applications where the clock is driving a component with a  
maximum frequency rating, down spread should be applied.  
In this case, the maximum frequency, including modulation,  
is the target frequency. The effective average frequency is  
less than the target frequency.  
ICS342 Configuration Capabilities  
The architecture of the ICS342 allows the user to easily  
configure the device to a wide range of output frequencies,  
for a given input reference frequency.  
The frequency multiplier PLL provides a high degree of  
precision. The M/N values (the multiplier/divide values  
available to generate the target VCO frequency) can be set  
within the range of M = 1 to 2048 and N = 1 to 1024.  
The ICS342 operates in both center spread and down  
spread modes. For center spread, the frequency can be  
modulated between +/- 0.125% to +/-2.0%. For down  
spread, the frequency can be modulated between -0.25% to  
-4.0%.  
The ICS342 also provides separate output divide values,  
from 2 through 20, to allow the two output clock banks to  
support widely differing frequency values from the same  
PLL.  
Both output frequency banks will utilize identical spread  
spectrum percentage deviations and modulation rates, if a  
common VCO frequency can be identified.  
Each output frequency can be represented as:  
REFFreq  
M
----  
--------------------------------------  
OutputFreq =  
OutputDivide  
N
Spread Spectrum Modulation Rate  
The spread spectrum modulation frequency applied to the  
output clock frequency may occur at a variety of rates. For  
applications requiring the driving of “down-circuit” PLLs,  
Zero Delay Buffers, or those adhering to PCI standards, the  
spread spectrum modulation rate should be set to 30-33  
kHz. For other applications, a 120 kHz modulation option is  
available.  
IDT VersaClock Software  
IDT applies years of PLL optimization experience into a user  
friendly software that accepts the user’s target reference  
clock and output frequencies and generates the lowest jitter,  
lowest power configuration, with only a press of a button.  
The user does not need to have prior PLL experience or  
determine the optimal VCO frequency to support multiple  
IDT™ / ICS™ FIELD PROGRAMMABLE DUAL OUTPUT SS VERSACLOCK SYNTHESIZER 3  
ICS342  
REV L 092109  

与342MPT相关器件

型号 品牌 描述 获取价格 数据表
342M-XX IDT Clock Generator, 200MHz, CMOS, PDSO8, 0.150 INCH, SOIC-8

获取价格

342M-XXLF IDT Clock Generator, 200MHz, CMOS, PDSO8, 0.150 INCH, ROHS COMPLIANT, SOIC-8

获取价格

342M-XXLFT IDT Clock Generator, 200MHz, CMOS, PDSO8, 0.150 INCH, ROHS COMPLIANT, SOIC-8

获取价格

342M-XXT IDT Clock Generator, 200MHz, CMOS, PDSO8, 0.150 INCH, SOIC-8

获取价格

342P1 ETC CABLE R/A MALE 2POS SGL-END 1M

获取价格

342P2 ETC CABLE R/A MALE 2POS SGL-END 2M

获取价格