5秒后页面跳转
X1242V8-2.7 PDF预览

X1242V8-2.7

更新时间: 2024-01-21 21:57:55
品牌 Logo 应用领域
瑞萨 - RENESAS 时钟光电二极管外围集成电路
页数 文件大小 规格书
24页 148K
描述
Real Time Clock, Volatile, 0 Timer(s), CMOS, PDSO8, PLASTIC, TSSOP-8

X1242V8-2.7 技术参数

是否Rohs认证: 不符合生命周期:Transferred
包装说明:PLASTIC, TSSOP-8Reach Compliance Code:unknown
风险等级:5.75最大时钟频率:0.032 MHz
信息访问方法:SERIAL, 2-WIRE/I2C中断能力:Y
JESD-30 代码:R-PDSO-G8JESD-609代码:e0
长度:4.4 mm端子数量:8
计时器数量:最高工作温度:70 °C
最低工作温度:封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP8,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
电源:3/3.3 V认证状态:Not Qualified
座面最大高度:1.2 mm子类别:Timer or RTC
最大供电电压:3.6 V最小供电电压:2.7 V
标称供电电压:3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
最短时间:SECONDS易失性:YES
宽度:3 mmuPs/uCs/外围集成电路类型:TIMER, REAL TIME CLOCK
Base Number Matches:1

X1242V8-2.7 数据手册

 浏览型号X1242V8-2.7的Datasheet PDF文件第2页浏览型号X1242V8-2.7的Datasheet PDF文件第3页浏览型号X1242V8-2.7的Datasheet PDF文件第4页浏览型号X1242V8-2.7的Datasheet PDF文件第6页浏览型号X1242V8-2.7的Datasheet PDF文件第7页浏览型号X1242V8-2.7的Datasheet PDF文件第8页 
X1242 – Preliminary Information  
Clock/Calendar Register (YR, MO, DT, HR, MN, SC)  
RWEL: Register Write Enable Latch—Volatile  
These registers depict BCD representations of the  
time. As such, SC (Seconds) and MN (Minutes) range  
from 00 to 59, HR (Hour) is 1 to 12 with an AM or PM  
indicator (H21 bit) or 0 to 23 (with MIL = 1), DT (Date)  
is 1 to 31, MO (Month) is 1 to 12, YR (year) is 0 to 99.  
This bit is a volatile latch that powers up in the LOW  
(disabled) state. The RWEL bit must be set to “1” prior  
to any writes to the Clock/Control Registers. Writes to  
RWEL bit do not cause a nonvolatile write cycle, so the  
device is ready for the next operation immediately after  
the stop condition. A write to the CCR requires both  
the RWEL and WEL bits to be set in a specific  
sequence. RWEL bit is reset after each high voltage or  
reset by sending 00h to status register.  
24-Hour Time  
If the MIL bit of the HR register is 1, the RTC uses a  
24-hour format. If the MIL bit is 0, the RTC uses a 12-  
hour format and bit H21 functions as an AM/PM indi-  
cator with a ‘1’ representing PM. The clock defaults to  
Standard Time with H21 = 0.  
WEL: Write Enable Latch—Volatile  
The WEL bit controls the access to the CCR and  
memory array during a write operation. This bit is a  
volatile latch that powers up in the LOW (disabled)  
state. While the WEL bit is LOW, writes to the CCR or  
any array address will be ignored (no acknowledge will  
be issued after the Data Byte). The WEL bit is set by  
writing a “1” to the WEL bit and zeroes to the other bits  
of the Status Register. Once set, WEL remains set  
until either reset to 0 (by writing a “0” to the WEL bit  
and zeroes to the other bits of the Status Register) or  
until the part powers up again. Writes to WEL bit do  
not cause a nonvolatile write write cycle, so the device  
is ready for the next operation immediately after the  
stop condition.  
Leap Years  
Leap years add the day February 29 and are defined  
as those years that are divisible by 4.Years divisible by  
100 are not leap years, unless they are also divisible  
by 400. This means that the year 2000 is a leap year,  
the year 2100 is not. The X1242 does not correct for  
the leap year in the year 2100.  
STATUS REGISTER (SR)  
The Status Register is located in the RTC area at  
address 003FH. This is a volatile register only and is  
used to control the WEL and RWEL write enable  
latches, read two power status and two alarm bits.This  
register is separate from both the array and the Clock/  
Control Registers (CCR).  
RTCF: Real Time Clock Fail Bit—Volatile  
This bit is set to a ‘1’ after a total power failure. This is  
a read only bit that is set by hardware when the device  
powers up after having lost all power to the device.  
Table 2. Status Register (SR)  
The bit is set regardless of whether V  
or V  
is  
CC  
BACK  
applied first.The loss of one or the other supplies does  
not result in setting the RTCF bit.The first valid write to  
the RTC (writing one byte is sufficient) resets the  
RTCF bit to ‘0’.  
Addr  
003Fh BAT AL1 AL0  
Default  
7
6
5
4
3
2
1
0
0
0
0
0
RWEL WEL RTCF  
0
0
0
0
0
1
BAT: Battery Supply—Volatile  
This bit set to “1” indicates that the device is operating  
from V , not V . It is a read only bit and is set/  
Unused Bits  
These devices do not use bits 3 or 4, but must have a  
zero in these bit positions. The Data Byte output dur-  
ing a SR read will contain zeros in these bit locations.  
BACK  
CC  
reset by hardware.  
AL1, AL0: Alarm Bits—Volatile  
CONTROL REGISTER  
These bits announce if either alarm 1 or alarm 2 match  
the real time clock. If there is a match, the respective  
bit is set to ‘1’. The falling edge of the last data bit in a  
SR Read operation resets the flags. Note: Only the AL  
bits that are set when an SR read starts will be reset.  
An alarm bit that is set by an alarm occurring during an  
SR read operation will remain set after the read opera-  
tion is complete.  
Block Protect Bits—BP2, BP1, BP0 (Nonvolatile)  
The Block Protect Bits, BP2, BP1 and BP0, determine  
which blocks of the array are write protected. A write to  
a protected block of memory is ignored. The block pro-  
tect bits will prevent write operations to one of eight  
segments of the array. The partitions are described in  
Table 3 .  
Characteristics subject to change without notice. 5 of 24  
REV 1.1.7 5/31/01  
www.xicor.com  

与X1242V8-2.7相关器件

型号 品牌 描述 获取价格 数据表
X1242V8-2.7A RENESAS Real Time Clock, Volatile, 0 Timer(s), CMOS, PDSO8, PLASTIC, TSSOP-8

获取价格

X1242V8-4.5A RENESAS 0 TIMER(S), REAL TIME CLOCK, PDSO8, PLASTIC, TSSOP-8

获取价格

X1242V8I XICOR Real Time Clock, Volatile, 0 Timer(s), CMOS, PDSO8, PLASTIC, TSSOP-8

获取价格

X1242V8I RENESAS 0 TIMER(S), REAL TIME CLOCK, PDSO8, PLASTIC, TSSOP-8

获取价格

X1242V8I-2.7 RENESAS 0 TIMER(S), REAL TIME CLOCK, PDSO8, PLASTIC, TSSOP-8

获取价格

X1242V8I-2.7A RENESAS 0 TIMER(S), REAL TIME CLOCK, PDSO8, PLASTIC, TSSOP-8

获取价格