5秒后页面跳转
QL2003-1PF100I PDF预览

QL2003-1PF100I

更新时间: 2024-02-21 18:13:23
品牌 Logo 应用领域
其他 - ETC 现场可编程门阵列可编程逻辑时钟
页数 文件大小 规格书
10页 184K
描述
Field Programmable Gate Array (FPGA)

QL2003-1PF100I 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:QFP包装说明:TQFP-100
针数:100Reach Compliance Code:unknown
风险等级:5.88Is Samacsys:N
其他特性:CAN ALSO BE OPERATED AT 3.3 V最大时钟频率:200 MHz
CLB-Max的组合延迟:2.254 nsJESD-30 代码:S-PQFP-G100
JESD-609代码:e0长度:14 mm
湿度敏感等级:3可配置逻辑块数量:192
等效关口数量:5000输入次数:74
逻辑单元数量:192输出次数:66
端子数量:100最高工作温度:85 °C
最低工作温度:-40 °C组织:192 CLBS, 5000 GATES
封装主体材料:PLASTIC/EPOXY封装代码:LFQFP
封装等效代码:QFP100,.63SQ,20封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE, FINE PITCH峰值回流温度(摄氏度):NOT SPECIFIED
电源:3.3/5 V可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY
认证状态:Not Qualified座面最大高度:1.6 mm
子类别:Field Programmable Gate Arrays最大供电电压:5.5 V
最小供电电压:4.5 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:14 mmBase Number Matches:1

QL2003-1PF100I 数据手册

 浏览型号QL2003-1PF100I的Datasheet PDF文件第2页浏览型号QL2003-1PF100I的Datasheet PDF文件第3页浏览型号QL2003-1PF100I的Datasheet PDF文件第4页浏览型号QL2003-1PF100I的Datasheet PDF文件第5页浏览型号QL2003-1PF100I的Datasheet PDF文件第6页浏览型号QL2003-1PF100I的Datasheet PDF文件第7页 
QL2003  
3.3V and 5.0V pASIC 2 FPGA  
Combining Speed, Density, Low Cost and Flexibility  
Rev. C  
pASIC 2  
HIGHLIGHTS  
Ultimate Verilog/VHDL Silicon Solution  
-Abundant, high-speed interconnect eliminates manual routing  
-Flexible logic cell provides high efficiency and performance  
-Design tools produce fast, efficient Verilog/VHDL synthesis  
Speed, Density, Low Cost and Flexibility in One Device  
-16-bit counter speeds exceeding 200 MHz  
3
-3,000 usable ASIC gates, 5,000 usable PLD gates, 118 I/Os  
-3-layer metal ViaLink process for small die sizes  
-100% routable and pin-out maintainable  
… 3,000  
usable ASIC gates,  
118 I/O pins  
Advanced Logic Cell and I/O Capabilities  
-Complex functions (up to 16 inputs) in a single logic cell  
-High synthesis gate utilization from logic cell fragments  
-Full IEEE Standard JTAG boundary scan capability  
-Individually-controlled input/feedback registers and OEs on all I/O pins  
Other Important Family Features  
-3.3V and 5.0V operation with low standby power  
-I/O pin-compatibility between different devices in the same packages  
-PCI compliant (at 5.0V), full speed 33 MHz implementations  
-High design security provided by security fuses  
QL2003  
Block Diagram  
192  
Logic  
Cells  
3-5  

与QL2003-1PF100I相关器件

型号 品牌 获取价格 描述 数据表
QL2003-1PF144C ETC

获取价格

Field Programmable Gate Array (FPGA)
QL2003-1PF144I ETC

获取价格

Field Programmable Gate Array (FPGA)
QL2003-1PL84C ETC

获取价格

Field Programmable Gate Array (FPGA)
QL2003-1PL84I ETC

获取价格

Field Programmable Gate Array (FPGA)
QL2003-2PF100C ETC

获取价格

Field Programmable Gate Array (FPGA)
QL2003-2PF100I ETC

获取价格

Field Programmable Gate Array (FPGA)
QL2003-2PF144C ETC

获取价格

Field Programmable Gate Array (FPGA)
QL2003-2PF144I ETC

获取价格

Field Programmable Gate Array (FPGA)
QL2003-2PL84C ETC

获取价格

Field Programmable Gate Array (FPGA)
QL2003-2PL84I ETC

获取价格

Field Programmable Gate Array (FPGA)