5秒后页面跳转
PSD853F2V-12UT PDF预览

PSD853F2V-12UT

更新时间: 2024-02-12 09:11:27
品牌 Logo 应用领域
意法半导体 - STMICROELECTRONICS /
页数 文件大小 规格书
110页 1732K
描述
Flash In-System Programmable ISP Peripherals For 8-bit MCUs

PSD853F2V-12UT 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:QFP包装说明:TQFP-64
针数:64Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.84最长访问时间:1.2e-7 ns
JESD-30 代码:S-PQFP-G64JESD-609代码:e3
长度:14 mmI/O 线路数量:27
端口数量:4端子数量:64
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:LQFP
封装等效代码:QFP64,.6SQ,32封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE峰值回流温度(摄氏度):260
电源:3.3 V认证状态:Not Qualified
ROM大小(位):1310720 Bits座面最大高度:1.54 mm
最大待机电流:0.0002 A子类别:Other Microprocessor ICs
最大供电电压:3.6 V最小供电电压:3 V
标称供电电压:3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin (Sn)端子形式:GULL WING
端子节距:0.8 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED紫外线可擦:N
宽度:14 mmuPs/uCs/外围集成电路类型:PARALLEL IO PORT, GENERAL PURPOSE
Base Number Matches:1

PSD853F2V-12UT 数据手册

 浏览型号PSD853F2V-12UT的Datasheet PDF文件第2页浏览型号PSD853F2V-12UT的Datasheet PDF文件第3页浏览型号PSD853F2V-12UT的Datasheet PDF文件第4页浏览型号PSD853F2V-12UT的Datasheet PDF文件第5页浏览型号PSD853F2V-12UT的Datasheet PDF文件第6页浏览型号PSD853F2V-12UT的Datasheet PDF文件第7页 
PSD813F2, PSD833F2  
PSD834F2, PSD853F2, PSD854F2  
Flash In-System Programmable (ISP)  
Peripherals for 8-bit MCUs, 5V  
PRELIMINARY DATA  
FEATURES SUMMARY  
FLASH IN-SYSTEM PROGRAMMABLE (ISP)  
Figure 1. Packages  
PERIPHERAL FOR 8-BIT MCUS  
DUAL BANK FLASH MEMORIES  
UP TO 2 Mbit OF PRIMARY FLASH  
MEMORY (8 Uniform Sectors, 32K x8)  
UP TO 256 Kbit SECONDARY FLASH  
MEMORY (4 Uniform Sectors)  
Concurrent operation: READ from one  
memory while erasing and writing the  
other  
PQFP52 (M)  
UP TO 256 Kbit BATTERY-BACKED SRAM  
27 RECONFIGURABLE I/O PORTS  
ENHANCED JTAG SERIAL PORT  
PLD WITH MACROCELLS  
Over 3000 Gates of PLD: CPLD and  
DPLD  
CPLD with 16 Output Macrocells (OMCs)  
and 24 Input Macrocells (IMCs)  
DPLD - user defined internal chip select  
decoding  
PLCC52 (J)  
27 INDIVIDUALLY CONFIGURABLE I/O  
PORT PINS  
The can be used for the following functions:  
MCU I/Os  
PLD I/Os  
Latched MCU address output  
Special function I/Os.  
16 of the I/O ports may be configured as  
open-drain outputs.  
TQFP64 (U)  
IN-SYSTEM PROGRAMMING (ISP) WITH  
JTAG  
Built-in JTAG compliant serial port allows  
full-chip In-System Programmability  
Efficient manufacturing allow easy  
product testing and programming  
HIGH ENDURANCE:  
100,000 Erase/WRITE Cycles of Flash  
Memory  
Use low cost FlashLINK cable with PC  
PAGE REGISTER  
1,000 Erase/WRITE Cycles of PLD  
15 Year Data Retention  
Internal page register that can be used to  
expand the microcontroller address space  
by a factor of 256  
5V±10% SINGLE SUPPLY VOLTAGE  
STANDBY CURRENT AS LOW AS 50µA  
PROGRAMMABLE POWER MANAGEMENT  
June 2004  
1/110  
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.  

与PSD853F2V-12UT相关器件

型号 品牌 描述 获取价格 数据表
PSD853F2V-15 STMICROELECTRONICS Flash In-System Programmable (ISP) Peripherals for 8-bit MCUs, 5V

获取价格

PSD853F2V-15J STMICROELECTRONICS Flash In-System Programmable ISP Peripherals For 8-bit MCUs

获取价格

PSD853F2V-15J1T STMICROELECTRONICS Flash In-System Programmable (ISP) Peripherals for8-bits MCUs, 3V

获取价格

PSD853F2V-15JI STMICROELECTRONICS Flash In-System Programmable ISP Peripherals For 8-bit MCUs

获取价格

PSD853F2V-15JIT STMICROELECTRONICS Flash In-System Programmable ISP Peripherals For 8-bit MCUs

获取价格

PSD853F2V-15JT STMICROELECTRONICS Flash In-System Programmable ISP Peripherals For 8-bit MCUs

获取价格