5秒后页面跳转
PEX8603-AA50NIG PDF预览

PEX8603-AA50NIG

更新时间: 2024-01-19 13:55:44
品牌 Logo 应用领域
PLX /
页数 文件大小 规格书
3页 205K
描述
Micro Peripheral IC,

PEX8603-AA50NIG 技术参数

是否Rohs认证: 符合生命周期:Active
Reach Compliance Code:compliantHTS代码:8542.31.00.01
风险等级:5.77端子数量:136
封装主体材料:PLASTIC/EPOXY封装等效代码:LCC136(UNSPEC)
认证状态:Not Qualified子类别:Bus Controllers
表面贴装:YES

PEX8603-AA50NIG 数据手册

 浏览型号PEX8603-AA50NIG的Datasheet PDF文件第2页浏览型号PEX8603-AA50NIG的Datasheet PDF文件第3页 
PEX8603, PCI Express Gen 2 Switch, 3 Lanes, 3 Ports  
The ExpressLanePEX8603 device offers PCI Express switching capability  
enabling users to add scalable high bandwidth non-blocking interconnection  
to a wide variety of applications including control plane applications,  
consumer applications and embedded systems. The PEX8603 is well suited  
for fan-out and peer-to-peer applications.  
Highlights  
. PEX8603 General Features  
o 3-lane, 3-port PCIe Gen2 switch  
. Integrate 5.0 GT/s SerDes  
o 10 x 10mm2, 136-pin QFN  
package  
o Typical Power: 0.7 Watts  
Low Packet Latency & High Performance  
The PEX8603 architecture supports packet cut-thru with a maximum latency of  
250ns in x1 to x1 configuration. This, combined with low power consumption  
and non-blocking internal switch architecture, provides full line rate on all ports  
for low-power applications such as consumer and embedded. The low latency  
enables applications to achieve high throughput and performance. In addition to  
low latency, the device supports a max payload size of 256 bytes.  
. PEX8603 Key Features  
o Standards Compliant  
. PCI Express Base Specification, r2.1  
(backwards compatible w/ PCIe  
1.0a/1.1)  
. PCI Power Management Spec, r1.2  
. Microsoft Windows 7 Compliant  
. Dynamic SerDes speed control  
o High Performance  
. Non-blocking switch fabric  
. Full line rate on all ports  
. Packet Cut-Thru with 250ns max  
packet latency (x1 to x1)  
Data Integrity  
The PEX8603 provides end-to-end CRC protection (ECRC) and Poison bit  
support to enable designs that require guaranteed error-free packets. PLX also  
supports data path parity and memory (RAM) error correction as packets pass  
through the switch.  
. 256B Max Payload Size  
o Flexible Configuration  
. Ports configurable as x1, x2  
. Registers configurable with strapping  
pins, EEPROM, I2C, or host software  
. Reference Clock Buffered Output  
signals for downstream ports  
Power Management and Reference Clock Buffers  
The PEX8603 supports the following power management states: L0, L0s, L1,  
L2/L3 Ready, L2 and L3. Moreover, the PEX8603 supports Vaux along with the  
external signal WAKE# and the in-band Beacon for the PCIe endpoints to use to  
inform the system host to exit the low power savings mode.  
. Lane and polarity reversal  
. Compatible with PCIe 1.0a PM  
o Quality of Service (QoS)  
. Eight traffic classes per port  
. Round-robin source port arbitration  
. Relaxed PCI Ordering  
The PEX 8603 supports two pairs of buffered, 100 MHz HCSL output clocks,  
one pair for each downstream port of the switch. Each clock output pair can be  
disabled by software or serial EEPROM when not in use, for additional power  
savings. This feature greatly reduces system BOM cost by eliminating the need  
for extra clock buffers on the PCB.  
o Reliability, Availability,  
Serviceability  
. visionPAK™  
Per Port Performance Monitoring  
Per port payload & header counters  
SerDes Eye Capture  
Interoperability  
The PEX8603 is designed to be fully compliant with the PCI Express Base  
Specification r2.1 and is backwards compatible to PCI Express Base  
Specification r1.1 and r1.0a. Additionally each port supports auto-negotiation and  
polarity reversal. Furthermore, the PEX8603 is designed for Microsoft Windows  
7 compliance. All PLX switches undergo thorough interoperability testing in  
PLX’s Interoperability Lab and compliance testing at the PCI-SIG plug-fest to  
ensure compatibility with PCI Express devices in the market.  
Error Injection and Loopback  
. All ports hot plug capable thru I2C  
(Hot-Plug Controller on every port)  
. Data Path parity  
. Memory (RAM) Error Correction  
signals  
. INTA# and FATAL_ERR#  
. Advanced Error Reporting  
. Port Status bits and GPIO available  
. Per port error diagnostics  
. JTAG AC/DC boundary scan  
Device Operation Configuration Flexibility  
o Power Management  
. WAKE#, Beacon, Vaux support  
The PEX8603 provides several ways to configure its operations. The device can  
be configured through strapping pins, I2C interface, CPU configuration cycles  
and/or an optional serial EEPROM. This allows for easy debug during the  
development phase and functional monitoring during the operation phase.  
© PLX Technology, www.plxtech.com  
Page 1 of 3  
8/17/2011, Version 1.1  

与PEX8603-AA50NIG相关器件

型号 品牌 描述 获取价格 数据表
PEX8604 PLX Flexible & Versatile 4-lane 4-port PCI Express Switch

获取价格

PEX8604-BA50BC PLX Flexible & Versatile 4-lane 4-port PCI Express Switch

获取价格

PEX8604-BA50BCG PLX Flexible & Versatile 4-lane 4-port PCI Express Switch

获取价格

PEX8604-BA50BIG PLX 暂无描述

获取价格

PEX8604BA-AIC1U1DRDK PLX Flexible & Versatile 4-lane 4-port PCI Express Switch

获取价格

PEX8606 PLX PCIe Gen2, 5.0 GT/s 6-lane 6-port PCI Express

获取价格