5秒后页面跳转
NT3966 PDF预览

NT3966

更新时间: 2022-11-28 10:00:38
品牌 Logo 应用领域
其他 - ETC 驱动器
页数 文件大小 规格书
11页 100K
描述
TFT LCD SOURCE DRIVER

NT3966 数据手册

 浏览型号NT3966的Datasheet PDF文件第1页浏览型号NT3966的Datasheet PDF文件第2页浏览型号NT3966的Datasheet PDF文件第4页浏览型号NT3966的Datasheet PDF文件第5页浏览型号NT3966的Datasheet PDF文件第6页浏览型号NT3966的Datasheet PDF文件第7页 
NT3966  
TFT LCD Source Driver  
Pin Description  
Description  
Designation I/O  
D05 ~ D00  
D15 ~D10  
D25 ~ D20  
Data input. For six 6-bit data,2 pixels, of color data (R, G, B)  
DX5 : MSB; DX0 : LSB  
I
D35 ~ D30  
D45 ~ D40  
D55 ~ D50  
REV1  
I
Controls whether the data of D00~D25 are inverted or not.  
When REV1=1 these data will be inverted. EX. 00” à“ 3F, “07”à“ 38, 15” à2A, and so on.  
Controls whether the data of D30~D55 are inverted or not, same as REV1.  
Clock input; latching data onto the line latches at the rising edge.  
Gamma correction reference voltage. The voltage of these pins must be AVSS< V10< V9<  
V8<V7<V6; V5<V4<V3<V2<V1< AVDD  
REV2  
CLK  
V1 ~ V10  
I
I
I
OUT1 ~  
OUT420  
SHL  
O
I
Output drive signals;  
Selects left or right shift;  
SHL=1” : DIO1OUT1,2,3,4,5,6OUT7,8,9,10,11,12--OUT415,416,417,418,419,420= DIO2  
SHL=0” : DIO1=OUT1,2,3,4,5,6OUT7,8,9,10,11,12-- OUT415,416,417,418,419,420DIO2  
SHL  
DIO1  
DIO2  
SHIFT  
1
0
Input  
Output  
Output  
Input  
Right  
Left  
DIO1  
DIO2  
I/O Start pulse signal input/output  
When SHL is applied high (SHL="1"), a start high-pulse on DIO1 is latched at the rising edge of the  
CLK. Then the data are latched serially onto internal latches at the rising edge of the CLK. After all  
line latches are filled with data, 70 clocks, a pulse is shifted out through the DIO2 pin at the rising  
edge of the CLK. This function can cascade two or more devices for dot-size expansion. In normal  
applications, the DIO2 signal of the first device is connected to the DIO1 of the second stage, the  
DIO2 of the second one is connected to the DIO1 of the third, and so on, ina chain.  
In contrast, when SHL is applied low, a start pulse inputs on DIO2, and a pulse outputs through  
DIO1.  
*Remark: The input pulse-width of DIO1/2 may exceed 1 clock-cycle.  
Latches the polarity of outputs and switches the new data to outputs.  
1. At the rising edge, the pin latches the POL” signal to control the polarity of the outputs.  
2. The pin also controls the switch of the line registers that switches the new incoming data  
to outputs.  
*Remark: The LD may switch the new data to outputs at anytime even if the line data are not  
completely full.  
Polarity selector for the dot-inversion control. Available at the rising edge of LD  
LD  
I
I
POL  
POL” value is latched at the rising edge of LD” to control the polarity of the even or odd outputs.  
POL=1” indicates that even outputs are of positive polarity with a voltage range from V1~V5, and  
odd outputs are of negative polarity with a voltage range from V6 to V10. On the other hand, if LD  
receives low level POL, even outputs are of negative polarity and odd outputs are of positive  
polarity.  
POL=1: Even outputs range from V1 ~ V5  
Odd outputs range from V6 ~ V10  
POL=0: Even outputs range from V6 ~ V10  
Odd outputs range from V1 ~ V5  
Power supply for analogcircuit  
Ground pin for analog circuit  
Power supply for digital circuit  
Ground pin for digital circuit  
AVDD  
AVSS  
Vcc  
I
I
I
I
GND  
Version 1.0  
3
DEC 7 ,2001  

与NT3966相关器件

型号 品牌 描述 获取价格 数据表
NT3967 ETC TFT LCD Source Driver

获取价格

NT3980 ETC TFT LCD Source Driver

获取价格

NT3CHP VISHAY Transistor

获取价格

NT3CHP-2 VISHAY Small Signal Field-Effect Transistor, 1-Element, N-Channel, Silicon, Junction FET

获取价格

NT3H1101 NXP NTAG I2C - Energy harvesting NFC Forum Type 2 Tag with field detection pin and I2C interfa

获取价格

NT3H1101W0FHKH NXP NT3H1101/NT3H1201 - NTAG I²C - Energy harvest

获取价格