MX27C2100/27C2048
VIL(for MX27C2048), OE at VIL, CE at VIH(for
MX27C2100) and VPP at its programming voltage.
FUNCTIONAL DESCRIPTION
THE PROGRAMMING OF THE MX27C2100/2048
AUTO IDENTIFY MODE
When the MX27C2100/2048 is delivered, or it is
erased, the chip has all 2M bits in the "ONE", or HIGH
state. "ZEROs" are loaded into the MX27C2100/2048
through the procedure of programming.
Theautoidentifymodeallowsthereadingoutofabinary
code from an EPROM that will identify its manufacturer
and device type. This mode is intended for use by
programming equipment for the purpose of
automatically matching the device to be programmed
with its corresponding programming algorithm. This
mode is functional in the 25°C ± 5°C ambient
temperature range that is required when programming
the MX27C2100/2048.
Forprogramming, thedatatobeprogrammedisapplied
with 16 bits in parallel to the data pins.
VCCmustbeappliedsimultaneouslyorbeforeVPP,and
removed simultaneously or after VPP. When
programming an MXIC EPROM, a 0.1uF capacitor is
required across VPP and ground to suppress spurious
voltage transients which may damage the device.
To activate this mode, the programming equipment
mustforce12.0±0.5VonaddresslineA9ofthedevice.
Two identifier bytes may then be sequenced from the
device outputs by toggling address line A0 from VIL to
VIH. All other address lines must be held at VIL during
auto identify mode.
FAST PROGRAMMING
Thedeviceissetupinthefastprogrammingmodewhen
the programming voltage VPP = 12.75V is applied, with
VCC = 6.25 V and PGM = VIL(or OE = VIH) (Algorithm
is shown in Figure 1). The programming is achieved by
applying a single TTL low level 100us pulse to the PGM
inputafteraddressesanddatalinearestable. Ifthedata
is not verified, an additional pulse is applied for a
maximum of 25 pulses. This process is repeated while
sequencing through each address of the device. When
the programming mode is completed, the data in all
address is verified at VCC = VPP = 5V ±10%.
Byte 0 ( A0 = VIL) represents the manufacturer code,
andbyte1(A0=VIH), thedeviceidentifiercode. Forthe
MX27C2100/2048, these two identifier bytes are given
intheModeSelectTable. Allidentifiersformanufacturer
and device codes will possess odd parity, with the MSB
(Q15) defined as the parity bit.
READ MODE
The MX27C2100/2048 has two control functions, both
ofwhichmustbelogicallysatisfiedinordertoobtaindata
at the outputs. Chip Enable (CE) is the power control
andshouldbeusedfordeviceselection. OutputEnable
(OE) is the output control and should be used to gate
datatotheoutputpins, independentofdeviceselection.
Assuming that addresses are stable, address access
time(tACC)isequaltothedelayfromCEtooutput(tCE).
DataisavailableattheoutputstOEafterthefallingedge
of OE's, assuming that CE has been LOW and
addresses have been stable for at least tACC - t OE.
PROGRAM INHIBIT MODE
ProgrammingofmultipleMX27C2100/2048'sinparallel
with different data is also easily accomplished by using
theProgramInhibitMode. ExceptforCEandOE,alllike
inputs of the parallel MX27C2100/2048 may be
common. A TTL low-level program pulse applied to an
MX27C2100/2048 CE input with VPP = 12.5 ±0.5 V will
program the MX27C2100/2048. A high-level CE input
inhibits the other MX27C2100/2048s from being
programmed.
WORD-WIDE MODE
PROGRAM VERIFY MODE
With BYTE/VPP at VCC ± 0.2V outputs Q0-7 present
data Q0-7 and outputs Q8-15 present data Q8-15, after
CE and OE are appropriately enabled.
Verification should be performed on the programmed
bits to determine that they were correctly programmed.
The verification should be performed with OE and CE at
P/N: PM0158
REV. 4.3, AUG. 22, 2001
3