5秒后页面跳转
MAX1003CAX+ PDF预览

MAX1003CAX+

更新时间: 2024-01-08 06:13:38
品牌 Logo 应用领域
美信 - MAXIM 光电二极管转换器
页数 文件大小 规格书
12页 118K
描述
ADC, Flash Method, 6-Bit, 2 Func, 1 Channel, Parallel, 6 Bits Access, PDSO36, 0.300 INCH, 0.80 MM PITCH, SSOP-36

MAX1003CAX+ 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SSOP
包装说明:SSOP,针数:36
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:6 weeks
风险等级:1.86最大模拟输入电压:2.75 V
最小模拟输入电压:1.75 V转换器类型:ADC, FLASH METHOD
JESD-30 代码:R-PDSO-G36JESD-609代码:e3
长度:15.415 mm最大线性误差 (EL):0.7812%
湿度敏感等级:1模拟输入通道数量:1
位数:6功能数量:2
端子数量:36最高工作温度:70 °C
最低工作温度:输出位码:OFFSET BINARY
输出格式:PARALLEL, 6 BITS封装主体材料:PLASTIC/EPOXY
封装代码:SSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, SHRINK PITCH峰值回流温度(摄氏度):260
认证状态:Not Qualified采样速率:90 MHz
座面最大高度:2.64 mm标称供电电压:5 V
表面贴装:YES温度等级:COMMERCIAL
端子面层:Matte Tin (Sn)端子形式:GULL WING
端子节距:0.8 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:7.495 mm
Base Number Matches:1

MAX1003CAX+ 数据手册

 浏览型号MAX1003CAX+的Datasheet PDF文件第6页浏览型号MAX1003CAX+的Datasheet PDF文件第7页浏览型号MAX1003CAX+的Datasheet PDF文件第8页浏览型号MAX1003CAX+的Datasheet PDF文件第10页浏览型号MAX1003CAX+的Datasheet PDF文件第11页浏览型号MAX1003CAX+的Datasheet PDF文件第12页 
Lo w -P o w e r, 9 0 Ms p s , Du a l 6 -Bit ADC  
MAX103  
N
N + 1  
ANALOG  
INPUT  
N + 2  
t
AD  
50%  
TNK+  
(INPUT CLOCK)  
t
DCLK  
1.4V  
t
PD  
DCLK  
t
SKEW  
DATA VALID N - 1  
DATA VALID N  
1.4V  
DATA OUT  
Figure 8. MAX1003 Timing Diagram  
External Clock Operation  
To accommodate designs that use an external clock,  
the MAX1003s internal oscillator can be overdriven by  
an external clock source as shown in Figure 7. The  
external clock source should be a sinusoid to minimize  
clock phase noise and jitter, which can degrade the  
ADCsENOB performance. AC couple the clock source  
(recommended voltage level is approximately 1Vp-p) to  
the oscillator inputs as shown in Figure 7.  
111111  
111110  
111101  
100001  
100000  
011111  
011110  
Ou t p u t Da t a Fo rm a t  
The conversion results are output on a dual, 6-bit-wide  
data bus. Data is latched into the ADC output latch fol-  
lowing a pipeline delay of one clock cycle, as shown in  
Figure 8. Output data is clocked out of the respective  
ADCs data output pins (D_0 through D_5) on the rising  
edge of the clock output (DCLK), with a DCLK-to-data  
000011  
000010  
000001  
000000  
propagation delay (t ) of 3.6ns. The MAX1003 outputs  
PD  
are +3.3V CMOS-logic compatible.  
0
-FSR  
2
FSR  
2
1LSB  
INPUT VOLTAGE (_IN+ TO _IN-)  
Tra n s fe r Fu n c t io n  
Figure 9 shows the MAX1003s nominal transfer function.  
Output coding is offset binary with 1LSB = FSR / 63.  
Figure 9. Ideal Transfer Function  
_______________________________________________________________________________________  
9

与MAX1003CAX+相关器件

型号 品牌 描述 获取价格 数据表
MAX1003CAX+T MAXIM ADC, Flash Method, 6-Bit, 2 Func, 1 Channel, Parallel, 6 Bits Access, PDSO36, 0.300 INCH,

获取价格

MAX1003CAX-T MAXIM ADC, Flash Method, 6-Bit, 2 Func, 1 Channel, Parallel, 6 Bits Access, PDSO36, 0.300 INCH,

获取价格

MAX1003EVKIT MAXIM Evaluation Kit for the MAX1002/MAX1003

获取价格

MAX1003EVKIT-SO MAXIM User-Selectable ADC Full-Scale Gain Ranges

获取价格

MAX1005 MAXIM IF Undersampler

获取价格

MAX1005 ADI IF欠采样量化器

获取价格