5秒后页面跳转
IDT72V255LA15TF8 PDF预览

IDT72V255LA15TF8

更新时间: 2024-02-02 02:37:23
品牌 Logo 应用领域
艾迪悌 - IDT 时钟先进先出芯片内存集成电路
页数 文件大小 规格书
27页 432K
描述
FIFO, 8KX18, 10ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64

IDT72V255LA15TF8 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:SLIM, TQFP-64针数:64
Reach Compliance Code:not_compliantECCN代码:EAR99
HTS代码:8542.32.00.71风险等级:5.21
最长访问时间:10 ns其他特性:RETRANSMIT
最大时钟频率 (fCLK):66.7 MHz周期时间:15 ns
JESD-30 代码:S-PQFP-G64JESD-609代码:e0
长度:10 mm内存密度:147456 bit
内存集成电路类型:OTHER FIFO内存宽度:18
湿度敏感等级:3功能数量:1
端子数量:64字数:8192 words
字数代码:8000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:8KX18可输出:YES
封装主体材料:PLASTIC/EPOXY封装代码:LFQFP
封装等效代码:QFP64,.47SQ,20封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE, FINE PITCH并行/串行:PARALLEL
峰值回流温度(摄氏度):240电源:3.3 V
认证状态:Not Qualified座面最大高度:1.6 mm
最大待机电流:0.015 A子类别:FIFOs
最大压摆率:0.05 mA最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):3 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:GULL WING端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:20
宽度:10 mmBase Number Matches:1

IDT72V255LA15TF8 数据手册

 浏览型号IDT72V255LA15TF8的Datasheet PDF文件第4页浏览型号IDT72V255LA15TF8的Datasheet PDF文件第5页浏览型号IDT72V255LA15TF8的Datasheet PDF文件第6页浏览型号IDT72V255LA15TF8的Datasheet PDF文件第8页浏览型号IDT72V255LA15TF8的Datasheet PDF文件第9页浏览型号IDT72V255LA15TF8的Datasheet PDF文件第10页 
IDT72V255LA/72V265LA 3.3 VOLT CMOS SuperSync FIFO™  
8,192 x 18, 16,384 x 18  
COMMERCIAL AND INDUSTRIAL  
TEMPERATURE RANGES  
If the FIFO is full, the first read operation will cause FF to go HIGH.  
Subsequent read operations will cause PAF and HF to go HIGH at the  
conditions described in Table 1. If further read operations occur, without  
write operations, PAE will go LOW when there are n words in the FIFO,  
where n is the empty offset value. Continuing read operations will cause the  
FIFO to become empty. When the last word has been read from the FIFO,  
the EF will go LOW inhibiting further read operations. REN is  
ignored when the FIFO is empty.  
When configured in IDT Standard mode, the EF and FF outputs are  
double register-buffered outputs.  
Relevant timing diagrams for IDT Standard mode can be found in  
Figure 7, 8 and 11.  
FUNCTIONALDESCRIPTION  
TIMING MODES: IDT STANDARD vs FIRST WORD FALL THROUGH  
(FWFT) MODE  
The IDT72V255LA/72V265LA support two different timing modes of  
operation: IDT Standard mode or First Word Fall Through (FWFT) mode.  
The selection of which mode will operate is determined during Master Re-  
set, by the state of the FWFT/SI input.  
If, at the time of Master Reset, FWFT/SI is LOW, then IDT Standard mode  
will be selected. This mode uses the Empty Flag (EF) to indicate whether  
or not there are any words present in the FIFO. It also uses the Full Flag  
function (FF) to indicate whether or not the FIFO has any free space for  
writing. In IDT Standard mode, every word read from the FIFO, including  
the first, must be requested using the Read Enable (REN) and RCLK.  
If, at the time of Master Reset, FWFT/SI is HIGH, then FWFT mode will  
be selected. This mode uses Output Ready (OR) to indicate whether or not  
there is valid data at the data outputs (Qn). It also uses Input Ready (IR) to  
indicate whether or not the FIFO has any free space for writing. In the  
FWFT mode, the first word written to an empty FIFO goes directly to Qn  
after three RCLK rising edges, REN = LOW is not necessary. Subsequent  
words must be accessed using the Read Enable (REN) and RCLK.  
Various signals, both input and output signals operate differently depend-  
ing on which timing mode is in effect.  
FIRST WORD FALL THROUGH MODE (FWFT)  
In this mode, the status flags, IR, PAF, HF, PAE, and OR operate in the  
manner outlined in Table 2. To write data into to the FIFO, WEN must be  
LOW. Data presented to the DATA IN lines will be clocked into the FIFO on  
subsequent transitions of WCLK. After the first write is performed, the Output  
Ready (OR) flag will go LOW. Subsequent writes will continue to fill up the  
FIFO. PAE will go HIGH after n + 2 words have been loaded into the FIFO,  
where n is the empty offset value. The default setting for this value is stated  
in the footnote of Table 2. This parameter is also user programmable. See  
section on Programmable Flag Offset Loading.  
If one continued to write data into the FIFO, and we assumed no read  
operations were taking place, the HF would toggle to LOW once the 4,098th  
word for the IDT72V255LA and 8,194th word for the IDT72V265LA,  
respectively was written into the FIFO. Continuing to write data into the  
FIFO will cause the PAF to go LOW. Again, if no reads are performed, the  
PAF will go LOW after (8,193-m) writes for the IDT72V255LA and (16,385-m)  
writes for the IDT72V265LA, where m is the full offset value. The default  
setting for this value is stated in the footnote of Table 2.  
When the FIFO is full, the Input Ready (IR) flag will go HIGH, inhibiting  
further write operations. If no reads are performed after a reset, IR will go  
HIGH after D writes to the FIFO. D = 8,193 writes for the IDT72V255LA  
and 16,385 writes for the IDT72V265LA, respectively. Note that the addi-  
tional word in FWFT mode is due to the capacity of the memory plus output  
register.  
If the FIFO is full, the first read operation will cause the IR flag to go LOW.  
Subsequent read operations will cause the PAF and HF to go HIGH at the  
conditions described in Table 2. If further read operations occur, without  
write operations, the PAE will go LOW when there are n + 1 words in the  
FIFO, where n is the empty offset value. Continuing read operations will  
cause the FIFO to become empty. When the last word has been read from  
the FIFO, OR will go HIGH inhibiting further read operations. REN is ig-  
nored when the FIFO is empty.  
IDT STANDARD MODE  
In this mode, the status flags, FF, PAF, HF, PAE, and EF operate in the  
manner outlined in Table 1. To write data into to the FIFO, Write Enable  
(WEN) must be LOW. Data presented to the DATA IN lines will be clocked  
into the FIFO on subsequent transitions of the Write Clock (WCLK). After the  
first write is performed, the Empty Flag (EF) will go HIGH. Subsequent  
writes will continue to fill up the FIFO. The Programmable Almost-Empty flag  
(PAE) will go HIGH after n + 1 words have been loaded into the FIFO,  
where n is the empty offset value. The default setting for this value is stated  
in the footnote of Table 1. This parameter is also user programmable. See  
section on Programmable Flag Offset Loading.  
If one continued to write data into the FIFO, and we assumed no read  
operations were taking place, the Half-Full flag (HF) would toggle to LOW  
once the 4,097th word for IDT72V255LA and 8,193th word for  
IDT72V265LA respectively was written into the FIFO. Continuing to write  
data into the FIFO will cause the Programmable Almost-Full flag (PAF) to go  
LOW. Again, if no reads are performed, the PAF will go LOW after (8,192-m)  
writes for the IDT72V255LA and (16,384-m) writes for the IDT72V265LA.  
The offset m” is the full offset value. The default setting for this value is  
stated in the footnote of Table 1. This parameter is also user programmable.  
See section on Programmable Flag Offset Loading.  
When configured in FWFT mode, the OR flag output is triple register-  
buffered, and the IR flag output is double register-buffered.  
Relevant timing diagrams for FWFT mode can be found in Figure 9, 10  
and 12.  
When the FIFO is full, the Full Flag (FF) will go LOW, inhibiting further  
write operations. If no reads are performed after a reset, FF will go LOW  
after D writes to the FIFO. D = 8,192 writes for the IDT72V255LA and  
16,384 for the IDT72V265LA, respectively.  
7

与IDT72V255LA15TF8相关器件

型号 品牌 描述 获取价格 数据表
IDT72V255LA15TF9 IDT FIFO, 8KX18, 10ns, Synchronous, CMOS, PQFP64, STQFP-64

获取价格

IDT72V255LA15TFG IDT FIFO, 8KX18, 10ns, Synchronous, CMOS, PQFP64, GREEN, SLIM, TQFP-64

获取价格

IDT72V255LA15TFG8 IDT FIFO, 8KX18, 10ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64

获取价格

IDT72V255LA15TFI IDT 3.3 VOLT CMOS SuperSync FIFO 8,192 x 18 16,384 x 18

获取价格

IDT72V255LA15TFI8 IDT FIFO, 8KX18, 10ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64

获取价格

IDT72V255LA15TFI9 IDT FIFO, 8KX18, 10ns, Synchronous, CMOS, PQFP64, STQFP-64

获取价格