5秒后页面跳转
IDT72V253L15BCI PDF预览

IDT72V253L15BCI

更新时间: 2024-01-29 06:11:08
品牌 Logo 应用领域
艾迪悌 - IDT 先进先出芯片
页数 文件大小 规格书
45页 429K
描述
3.3 VOLT HIGH-DENSITY SUPERSYNC NARROW BUS FIFO

IDT72V253L15BCI 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:QFP
包装说明:LQFP,针数:80
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.32.00.71风险等级:5.63
最长访问时间:10 ns其他特性:IT CAN ALSO BE CONFIGURED AS 8K X 9; RETRANSMIT; ASYNCHRONOUS MODE IS ALSO POSSIBLE
周期时间:15 nsJESD-30 代码:S-PQFP-G80
JESD-609代码:e3长度:14 mm
内存密度:73728 bit内存宽度:18
湿度敏感等级:3功能数量:1
端子数量:80字数:4096 words
字数代码:4000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:4KX18可输出:YES
封装主体材料:PLASTIC/EPOXY封装代码:LQFP
封装形状:SQUARE封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):260
认证状态:Not Qualified座面最大高度:1.6 mm
最大供电电压 (Vsup):3.45 V最小供电电压 (Vsup):3.15 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Matte Tin (Sn)端子形式:GULL WING
端子节距:0.65 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:14 mm
Base Number Matches:1

IDT72V253L15BCI 数据手册

 浏览型号IDT72V253L15BCI的Datasheet PDF文件第2页浏览型号IDT72V253L15BCI的Datasheet PDF文件第3页浏览型号IDT72V253L15BCI的Datasheet PDF文件第4页浏览型号IDT72V253L15BCI的Datasheet PDF文件第5页浏览型号IDT72V253L15BCI的Datasheet PDF文件第6页浏览型号IDT72V253L15BCI的Datasheet PDF文件第7页 
3.3VOLTHIGH-DENSITYSUPERSYNCII™  
NARROWBUSFIFO  
512 x 18/1,024 x 9, 1,024 x 18/2,048 x 9  
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9  
8,192 x 18/16,384 x 9, 16,384 x 18/32,768 x 9  
32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9  
IDT72V223,IDT72V233  
IDT72V243,IDT72V253  
IDT72V263,IDT72V273  
IDT72V283,IDT72V293  
Fixed, low first word latency  
Zero latency retransmit  
Auto power down minimizes standby power consumption  
Master Reset clears entire FIFO  
Partial Reset clears data, but retains programmable settings  
Empty, Full and Half-Full flags signal FIFO status  
Programmable Almost-Empty and Almost-Full flags, each flag can  
default to one of eight preselected offsets  
Selectable synchronous/asynchronous timing modes for Almost-  
Empty and Almost-Full flags  
FEATURES:  
Choose among the following memory organizations:  
IDT72V223  
IDT72V233  
IDT72V243  
IDT72V253  
IDT72V263  
IDT72V273  
IDT72V283  
IDT72V293  
512 x 18/1,024 x 9  
1,024 x 18/2,048 x 9  
2,048 x 18/4,096 x 9  
4,096 x 18/8,192 x 9  
8,192 x 18/16,384 x 9  
16,384 x 18/32,768 x 9  
32,768 x 18/65,536 x 9  
65,536 x 18/131,072 x 9  
Functionally compatible with the IDT72V255LA/72V265LA and  
IDT72V275/72V285 SuperSync FIFOs  
Up to 166 MHz Operation of the Clocks  
User selectable Asynchronous read and/or write ports (BGA Only)  
User selectable input and output port bus-sizing  
- x9 in to x9 out  
Program programmable flags by either serial or parallel means  
Select IDT Standard timing (using EF and FF flags) or First Word  
Fall Through timing (using OR and IR flags)  
Output enable puts data outputs into high impedance state  
Easily expandable in depth and width  
JTAG port, provided for Boundary Scan function (BGA Only)  
Independent Read and Write Clocks (permit reading and writing  
simultaneously)  
- x9 in to x18 out  
- x18 in to x9 out  
- x18 in to x18 out  
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball  
Grid Array (BGA) (with additional features)  
High-performance submicron CMOS technology  
Industrial temperature range (–40°C to +85°C) is available  
Pin to Pin compatible to the higher density of IDT72V2103/72V2113  
Big-Endian/Little-Endian user selectable byte representation  
5V tolerant inputs  
FUNCTIONAL BLOCK DIAGRAM  
*Available on the  
BGA package only.  
D0 -Dn (x9 or x18)  
LD SEN  
WEN  
WCLK/WR  
*
INPUT REGISTER  
OFFSET REGISTER  
FF/IR  
PAF  
EF/OR  
PAE  
FLAG  
LOGIC  
WRITE CONTROL  
LOGIC  
ASYW  
RAM ARRAY  
HF  
*
512 x 18 or 1,024 x 9  
FWFT/SI  
PFM  
1,024 x 18 or 2,048 x 9  
2,048 x 18 or 4,096 x 9  
4,096 x 18 or 8,192 x 9  
8,192 x 18 or 16,384 x 9  
16,384 x 18 or 32,768 x 9  
32,768 x 18 or 65,536 x 9  
65,536 x 18 or 131,072 x 9  
FSEL0  
FSEL1  
WRITE POINTER  
READ POINTER  
BE  
CONTROL  
LOGIC  
IP  
RT  
READ  
CONTROL  
LOGIC  
RM  
ASYR  
OUTPUT REGISTER  
IW  
OW  
BUS  
*
CONFIGURATION  
MRS  
PRS  
RESET  
LOGIC  
RCLK/RD  
*
REN  
TCK  
*
*
TRST  
*
JTAG CONTROL  
(BOUNDARY SCAN)  
TMS  
4666 drw01  
*
TDI  
Q0 -Qn (x9 or x18)  
OE  
*
TDO  
*
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES  
IDT and the IDT logo are a registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.  
SEPTEMBER 2003  
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.  
DSC-4666/12  

与IDT72V253L15BCI相关器件

型号 品牌 描述 获取价格 数据表
IDT72V253L15PF IDT 3.3 VOLT HIGH-DENSITY SUPERSYNC NARROW BUS FIFO

获取价格

IDT72V253L15PFI IDT 3.3 VOLT HIGH-DENSITY SUPERSYNC NARROW BUS FIFO

获取价格

IDT72V253L39268BCG IDT FIFO, 4KX18, 5ns, Synchronous, CMOS, PBGA100, 11 X 11 MM, 1 MM PITCH, GREEN, BGA-100

获取价格

IDT72V253L39268BCGI IDT FIFO, 4KX18, 5ns, Synchronous, CMOS, PBGA100, 11 X 11 MM, 1 MM PITCH, GREEN, BGA-100

获取价格

IDT72V253L39268PFG IDT FIFO, 4KX18, 5ns, Synchronous, CMOS, PQFP80, GREEN, PLASTIC, TQFP-80

获取价格

IDT72V253L6BC IDT 3.3 VOLT HIGH-DENSITY SUPERSYNC NARROW BUS FIFO

获取价格