5秒后页面跳转
IDT5T2010BBI PDF预览

IDT5T2010BBI

更新时间: 2024-02-21 14:10:21
品牌 Logo 应用领域
艾迪悌 - IDT 时钟驱动器逻辑集成电路
页数 文件大小 规格书
23页 157K
描述
2.5V ZERO DELAY PLL CLOCK DRIVER TERACLOCK

IDT5T2010BBI 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFN
包装说明:HVQCCN, LCC68,.4SQ,20针数:68
Reach Compliance Code:not_compliantHTS代码:8542.39.00.01
风险等级:5.85Is Samacsys:N
系列:5T输入调节:DIFFERENTIAL MUX
JESD-30 代码:S-PQCC-N68JESD-609代码:e0
长度:10 mm逻辑集成电路类型:PLL BASED CLOCK DRIVER
最大I(ol):0.008 A湿度敏感等级:3
功能数量:1反相输出次数:
端子数量:68实输出次数:10
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:HVQCCN封装等效代码:LCC68,.4SQ,20
封装形状:SQUARE封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度):240电源:1.5/2.5,2.5 V
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.1 ns
座面最大高度:1 mm子类别:Clock Driver
最大供电电压 (Vsup):2.7 V最小供电电压 (Vsup):2.3 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:20
宽度:10 mm最小 fmax:250 MHz
Base Number Matches:1

IDT5T2010BBI 数据手册

 浏览型号IDT5T2010BBI的Datasheet PDF文件第2页浏览型号IDT5T2010BBI的Datasheet PDF文件第3页浏览型号IDT5T2010BBI的Datasheet PDF文件第4页浏览型号IDT5T2010BBI的Datasheet PDF文件第5页浏览型号IDT5T2010BBI的Datasheet PDF文件第6页浏览型号IDT5T2010BBI的Datasheet PDF文件第7页 
IDT5T2010  
2.5V ZERO DELAY PLL  
CLOCK DRIVER TERACLOCK™  
FEATURES:  
DESCRIPTION:  
• 2.5VDD  
The IDT5T2010 is a 2.5V PLL clock driver intended for high perfor-  
• 5 pairs of outputs  
mancecomputinganddata-communicationsapplications. TheIDT5T2010  
hastenoutputsinfivebanksoftwo, plusadedicateddifferentialfeedback.  
The redundant input capability allows for a smooth change over to a  
secondary clock source when the primary clock source is absent.  
The feedback bank allows divide-by-functionality from 1 to 12 through  
the use of the DS[1:0] inputs. This provides the user with frequency  
multiplication1to12withoutusingdividedoutputsforfeedback. Eachoutput  
bank also allows for a divide-by functionality of 2 or 4.  
The IDT5T2010 features a user-selectable, single-ended or differential  
inputtotensingle-endedoutputs. Theclockdriveralsoactsasatranslatorfrom  
a differential HSTL, eHSTL, 1.8V/2.5V LVTTL, LVEPECL, or single-ended  
1.8V/2.5V LVTTL input to HSTL, eHSTL, or 1.8V/2.5V LVTTL outputs.  
Selectableinterfaceiscontrolledby3-levelinputsignalsthatmaybehard-wired  
to appropriate high-mid-low levels. The outputs can be synchronously  
enabled/disabled.  
• Low skew: 50ps same pair, 100ps all outputs  
• Selectable positive or negative edge synchronization  
• Tolerant of spread spectrum input clock  
• Synchronous output enable  
• Selectable inputs  
• Input frequency: 4.17MHz to 250MHz  
• Output frequency: 12.5MHz to 250MHz  
• 1.8V / 2.5V LVTTL: up to 250MHz  
• HSTL / eHSTL: up to 250MHz  
• Hot insertable and over-voltage tolerant inputs  
• 3-level inputs for selectable interface  
• 3-level inputs for feedback divide selection with multiply ratios  
of(1-6, 8, 10, 12)  
• Selectable HSTL, eHSTL, 1.8V/2.5V LVTTL, or LVEPECL input  
interface  
• Selectable differential or single-ended inputs and ten single-  
ended outputs  
Furthermore,whenPEisheldhigh,alltheoutputsaresynchronizedwith  
thepositiveedgeoftheREFclockinput.WhenPEisheldlow,alltheoutputs  
are synchronized with the negative edge of REF.  
• PLL bypass for DC testing  
• External differential feedback, internal loop filter  
• Low Jitter: <75ps cycle-to-cycle  
• Power-down mode  
• Lock indicator  
• Available in BGA and VFQFPN packages  
TxS  
FUNCTIONALBLOCKDIAGRAM  
1sOE  
1Q0  
OMODE  
Divide  
Select  
1Q1  
1F2:1  
2sOE  
2Q0  
PE  
PD  
FS LOCK  
Divide  
Select  
PLL_EN  
2Q1  
FB  
/N  
2F2:1  
3
3
FB/  
VREF2  
3sOE  
3Q0  
3Q1  
DS1:0  
Divide  
Select  
PLL  
0
1
REF0  
3F2:1  
REF0/  
VREF0  
4sOE  
5sOE  
0
1
4Q0  
4Q1  
Divide  
Select  
RxS  
REF1  
4F2:1  
REF1/  
VREF1  
REF_SEL  
Divide  
Select  
5Q0  
5Q1  
5F2:1  
QFB  
QFB  
Divide  
Select  
TheIDTlogoisaregisteredtrademarkofIntegratedDeviceTechnology,Inc.  
FBF2:1  
INDUSTRIAL TEMPERATURE RANGE  
MAY 2003  
1
c
2004 Integrated Device Technology, Inc.  
DSC 5981/24  

与IDT5T2010BBI相关器件

型号 品牌 描述 获取价格 数据表
IDT5T2010BBI8 IDT PLL Based Clock Driver, 5T Series, 10 True Output(s), 0 Inverted Output(s), PBGA144, PLAST

获取价格

IDT5T2010NLGI IDT 2.5V ZERO DELAY PLL CLOCK DRIVER TERACLOCK?

获取价格

IDT5T2010NLGI8 IDT PLL Based Clock Driver, 5T Series, 10 True Output(s), 0 Inverted Output(s), PQCC68, PLASTI

获取价格

IDT5T2010NLI IDT 2.5V ZERO DELAY PLL CLOCK DRIVER TERACLOCK

获取价格

IDT5T2110 IDT 2.5V ZERO DELAY PLL DIFFERENTIAL CLOCK DRIVER TERACLOCK

获取价格

IDT5T2110_2 IDT 2.5V ZERO DELAY PLL DIFFERENTIAL CLOCK DRIVER TERACLOCK?

获取价格