5秒后页面跳转
HEF4021BT-Q100 PDF预览

HEF4021BT-Q100

更新时间: 2024-10-01 01:14:39
品牌 Logo 应用领域
安世 - NEXPERIA 逻辑集成电路
页数 文件大小 规格书
15页 766K
描述
8-bit static shift register

HEF4021BT-Q100 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:,Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.6
JESD-609代码:e4逻辑集成电路类型:PARALLEL IN SERIAL OUT
湿度敏感等级:1峰值回流温度(摄氏度):260
端子面层:Nickel/Palladium/Gold/Silver (Ni/Pd/Au/Ag)处于峰值回流温度下的最长时间:30
Base Number Matches:1

HEF4021BT-Q100 数据手册

 浏览型号HEF4021BT-Q100的Datasheet PDF文件第2页浏览型号HEF4021BT-Q100的Datasheet PDF文件第3页浏览型号HEF4021BT-Q100的Datasheet PDF文件第4页浏览型号HEF4021BT-Q100的Datasheet PDF文件第5页浏览型号HEF4021BT-Q100的Datasheet PDF文件第6页浏览型号HEF4021BT-Q100的Datasheet PDF文件第7页 
HEF4021B-Q100  
8-bit static shift register  
Rev. 4 — 21 March 2016  
Product data sheet  
1. General description  
The HEF4021B-Q100 is an 8-bit static shift register (parallel-to-serial converter). It has a  
synchronous serial data input (DS), a clock input (CP) and an asynchronous active HIGH  
parallel load input (PL). The HEF4021B-Q100 also has eight asynchronous parallel data  
inputs (D0 to D7) and buffered parallel outputs from the last three stages (Q5 to Q7). Each  
register stage is a D-type master-slave flip-flop with a set direct (SD) and clear direct (CD)  
input. Information on D0 to D7 is asynchronously loaded into the register while PL is  
HIGH, independent of CP and DS. When PL is LOW, data on DS is shifted into the first  
register position. All the data in the register is shifted one position to the right on the  
LOW-to-HIGH transition of CP. Schmitt trigger action makes the clock input highly tolerant  
of slower rise and fall times. It operates over a recommended VDD power supply range of  
3 V to 15 V referenced to VSS (usually ground). Connect unused inputs must to VDD, VSS  
or another input. This product has been qualified to the Automotive Electronics Council  
(AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.  
,
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from 40 C to +85 C and from 40 C to +125 C  
Tolerant of slower rise and fall times  
Fully static operation  
5 V, 10 V, and 15 V parametric ratings  
Standardized symmetrical output characteristics  
ESD protection:  
MIL-STD-883, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 )  
Complies with JEDEC standard JESD 13-B  
3. Ordering information  
Table 1.  
Ordering information  
All types operate from 40 C to +125 C.  
Type number  
Package  
Name  
Description  
Version  
HEF4021BT-Q100 SO16  
plastic small outline package; 16 leads; body width 3.9 mm  
SOT109-1  
SOT403-1  
HEF4021BTT-Q100 TSSOP16 plastic thin shrink small outline package; 16 leads; body width 4.4 mm  

与HEF4021BT-Q100相关器件

型号 品牌 获取价格 描述 数据表
HEF4021BTT NXP

获取价格

4000/14000/40000 SERIES, 8-BIT RIGHT PARALLEL IN SERIAL OUT SHIFT REGISTER, TRUE OUTPUT, P
HEF4021BTT NEXPERIA

获取价格

8-bit static shift registerProduction
HEF4021BT-T NXP

获取价格

IC 4000/14000/40000 SERIES, 8-BIT RIGHT PARALLEL IN SERIAL OUT SHIFT REGISTER, TRUE OUTPUT
HEF4021BTTJ NXP

获取价格

HEF4021B - 8-bit static shift register TSSOP 16-Pin
HEF4021BTT-Q100 NEXPERIA

获取价格

8-bit static shift register
HEF4021BTT-Q100J NXP

获取价格

HEF4021B-Q100 - 8-bit static shift register TSSOP 16-Pin
HEF4022B NXP

获取价格

4-stage divide-by-8 Johnson counter
HEF4022BD NXP

获取价格

4-stage divide-by-8 Johnson counter
HEF4022BDB NXP

获取价格

IC 4000/14000/40000 SERIES, SYN POSITIVE EDGE TRIGGERED 8-BIT UP RING COUNTER, CDIP16, Cou
HEF4022BDF NXP

获取价格

IC 4000/14000/40000 SERIES, SYN POSITIVE EDGE TRIGGERED 8-BIT UP RING COUNTER, CDIP16, SOT