5秒后页面跳转
FDMF6707B PDF预览

FDMF6707B

更新时间: 2024-01-07 14:45:01
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 服务器主板节能技术
页数 文件大小 规格书
18页 1493K
描述
Extra-Small, High-Performance, High- Frequency DrMOS Module

FDMF6707B 数据手册

 浏览型号FDMF6707B的Datasheet PDF文件第12页浏览型号FDMF6707B的Datasheet PDF文件第13页浏览型号FDMF6707B的Datasheet PDF文件第14页浏览型号FDMF6707B的Datasheet PDF文件第16页浏览型号FDMF6707B的Datasheet PDF文件第17页浏览型号FDMF6707B的Datasheet PDF文件第18页 
PCB Layout Guidelines  
Figure 29 provides an example of a proper layout for the  
FDMF6707B and critical components. All of the high-  
current paths, such as VIN, VSWH, VOUT, and GND  
copper, should be short and wide for low inductance  
and resistance. This technique achieves a more stable  
and evenly distributed current flow, along with enhanced  
heat radiation and system performance.  
boot capacitor (CBOOT) and DrMOS BOOT pin. The  
BOOT-to-VSWH loop size, including RBOOT and  
CBOOT, should be as small as possible. The boot  
resistor may be required when operating near the  
maximum rated VIN. The boot resistor is effective at  
controlling the high-side MOSFET turn-on slew rate  
and VSHW overshoot. RBOOT can improve noise  
operating margin in synchronous buck designs that  
may have noise issues due to ground bounce or high  
positive and negative VSWH ringing. However,  
inserting a boot resistance lowers the DrMOS  
efficiency. Efficiency versus noise trade-offs must be  
considered. RBOOT values from 0.5to 2.0are  
typically effective in reducing VSWH overshoot.  
The following guidelines are recommendations for the  
PCB designer:  
1. Input ceramic bypass capacitors must be placed  
close to the VIN and PGND pins. This helps reduce  
the high-current power loop inductance and the input  
current ripple induced by the power MOSFET  
switching operation.  
8. The VIN and PGND pins handle large current  
transients with frequency components greater than  
100MHz. If possible, these pins should be connected  
directly to the VIN and board GND planes. The use  
of thermal relief traces in series with these pins is  
discouraged since this adds inductance to the  
power path. Added inductance in series with the VIN  
or PGND pin degrades system noise immunity by  
increasing positive and negative VSWH ringing.  
2. The VSWH copper trace serves two purposes. In  
addition to being the high-frequency current path  
from the DrMOS package to the output inductor, it  
also serves as a heat sink for the low-side MOSFET  
in the DrMOS package. The trace should be short  
and wide enough to present a low-impedance path  
for the high-frequency, high-current flow between the  
DrMOS and inductor to minimize losses and  
temperature rise. Note that the VSWH node is a  
high-voltage and high-frequency switching node with  
high noise potential. Care should be taken to  
minimize coupling to adjacent traces. Since this  
copper trace also acts as a heat sink for the lower  
FET, balance using the largest area possible to  
9. CGND pad and PGND pins should be connected to  
the GND plane copper with multiple vias for stable  
grounding. Poor grounding can create a noise  
transient offset voltage level between CGND and  
PGND. This could lead to faulty operation of the gate  
driver and MOSFETs.  
improve  
acceptable noise emission.  
DrMOS  
cooling  
while  
maintaining  
10.Ringing at the BOOT pin is most effectively  
controlled by close placement of the boot capacitor.  
Do not add an additional BOOT to the PGND  
capacitor: this may lead to excess current flow  
through the BOOT diode.  
3. An output inductor should be located close to the  
FDMF6707B to minimize the power loss due to the  
VSWH copper trace. Care should also be taken so  
the inductor dissipation does not heat the DrMOS.  
11.The SMOD# and DISB# pins have weak internal  
pull-up and pull-down current sources, respectively.  
These pins should not have any noise filter  
capacitors. Do not to float these pins unless  
absolutely necessary.  
4. PowerTrench® MOSFETs are used in the output  
stage. The power MOSFETs are effective at  
minimizing ringing due to fast switching. In most  
cases, no VSWH snubber is required. If a snubber is  
used, it should be placed close to the VSWH and  
PGND pins. The resistor and capacitor need to be of  
proper size for the power dissipation.  
12.Use multiple vias on each copper area to  
interconnect top, inner, and bottom layers to help  
distribute current flow and heat conduction. Vias  
should be relatively large and of reasonably low  
inductance. Critical high-frequency components,  
such as RBOOT, CBOOT, the RC snubber, and bypass  
capacitors should be located as close to the  
respective DrMOS module pins as possible on the  
top layer of the PCB. If this is not feasible, they  
should be connected from the backside through a  
network of low-inductance vias.  
5. VCIN, VDRV, and BOOT capacitors should be  
placed as close as possible to the VCIN to CGND,  
VDRV to CGND, and BOOT to PHASE pins to  
ensure clean and stable power. Routing width and  
length should be considered as well.  
6. Include a trace from PHASE to VSWH to improve  
noise margin. Keep the trace as short as possible.  
7. The layout should include a placeholder to insert a  
small-value series boot resistor (RBOOT) between the  
© 2011 Fairchild Semiconductor Corporation  
FDMF6707B • Rev. 1.0.2  
www.fairchildsemi.com  
15  

与FDMF6707B相关器件

型号 品牌 获取价格 描述 数据表
FDMF6707C FAIRCHILD

获取价格

Extra-Small, High-Performance, High- Frequency DrMOS Module
FDMF6707V FAIRCHILD

获取价格

Extra-Small, High-Performance, High-Frequency DrMOS Module
FDMF6708N FAIRCHILD

获取价格

New Products, Tips and Tools for Power and Mobile Applications
FDMF6730 FAIRCHILD

获取价格

Driver plus FET Multi-chip Module
FDMF6820A FAIRCHILD

获取价格

New Products, Tips and Tools for Power and Mobile Applications
FDMF6820A ONSEMI

获取价格

超小型、高性能、高频率 DrMOS 模块
FDMF6820B FAIRCHILD

获取价格

New Products, Tips and Tools for Power and Mobile Applications
FDMF6820B ONSEMI

获取价格

超小型、高性能、高频DrMOS模块
FDMF6820C FAIRCHILD

获取价格

New Products, Tips and Tools for Power and Mobile Applications
FDMF6820C ONSEMI

获取价格

超小型,高性能,高频率 DrMOS 模块