5秒后页面跳转
DAC08ESZ PDF预览

DAC08ESZ

更新时间: 2024-02-06 08:20:41
品牌 Logo 应用领域
亚德诺 - ADI 光电二极管转换器
页数 文件大小 规格书
22页 409K
描述
8-Bit, High Speed, Multiplying D/A Converter (Universal Digital Logic Interface)

DAC08ESZ 技术参数

是否无铅: 含铅是否Rohs认证: 符合
生命周期:Not Recommended零件包装代码:SOIC
包装说明:SOP, SOP16,.25针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:7.42
最大模拟输出电压:18 V最小模拟输出电压:-10 V
转换器类型:D/A CONVERTER输入位码:BINARY
输入格式:PARALLEL, 8 BITSJESD-30 代码:R-PDSO-G16
JESD-609代码:e3长度:9.9 mm
最大线性误差 (EL):0.19%湿度敏感等级:1
标称负供电电压:-15 V位数:8
功能数量:1端子数量:16
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP16,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):260
电源:+-15 V认证状态:Not Qualified
座面最大高度:1.75 mm最大稳定时间:0.15 µs
标称安定时间 (tstl):0.085 µs子类别:Other Converters
最大压摆率:7.8 mA标称供电电压:15 V
表面贴装:YES技术:BIPOLAR
温度等级:COMMERCIAL端子面层:Matte Tin (Sn)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:3.9 mmBase Number Matches:1

DAC08ESZ 数据手册

 浏览型号DAC08ESZ的Datasheet PDF文件第13页浏览型号DAC08ESZ的Datasheet PDF文件第14页浏览型号DAC08ESZ的Datasheet PDF文件第15页浏览型号DAC08ESZ的Datasheet PDF文件第17页浏览型号DAC08ESZ的Datasheet PDF文件第18页浏览型号DAC08ESZ的Datasheet PDF文件第19页 
Data Sheet  
DAC08  
If one of the outputs is not required, it must be connected to  
ground or to a point capable of sourcing IFS; do not leave an  
unused output pin open.  
The reference amplifier must be compensated by using a capacitor  
from Pin 16 to V−. For fixed reference operation, a 0.01 µF  
capacitor is recommended. For variable reference applications,  
refer to the Reference Amplifier Compensation for Multiplying  
Applications section.  
Both outputs have an extremely wide voltage compliance  
enabling fast direct current to voltage conversion through a  
resistor tied to ground or other voltage source. Positive compli-  
ance is 36 V above V− and is independent of the positive supply.  
Negative compliance is given by  
MULTIPLYING OPERATION  
The DAC08 provides excellent multiplying performance with an  
extremely linear relationship between IFS and IREF over a range of  
4 µA to 4 mA. Monotonic operation is maintained over a typical  
range of IREF from 100 µA to 4.0 mA.  
V− + (IREF × 1 kΩ) + 2.5 V  
The dual outputs enable double the usual peak-to-peak load  
swing when driving loads in quasi-differential fashion. This  
feature is especially useful in cable driving, CRT deflection and  
in other balanced applications such as driving center-tapped  
coils and transformers.  
SETTLING TIME  
The DAC08 is capable of extremely fast settling times, typically  
85 ns at IREF = 2.0 mA. Judicious circuit design and careful board  
layout must obtain full performance potential during testing  
and application. The logic switch design enables propagation  
delays of only 35 ns for each of the 8 bits. Settling time to within  
1/2 LSB of the LSB is therefore 35 ns, with each progressively  
larger bit taking successively longer. The MSB settles in 85 ns, thus  
determining the overall settling time of 85 ns. Settling to 6-bit  
accuracy requires about 65 ns to 70 ns. The output capacitance  
of the DAC08, including the package, is approximately 15 pF;  
therefore the output RC time constant dominates settling time if  
RL > 500 Ω.  
POWER SUPPLIES  
The DAC08 operates over a wide range of power supply voltages  
from a total supply of 9 V to 36 V. When operating at supplies  
of 5 V or lower, IREF ≤ 1 mA is recommended. Low reference  
current operation decreases power consumption and increases  
negative compliance (Figure 11), reference amplifier negative  
common-mode range (Figure 14), negative logic input range  
(Figure 15), and negative logic threshold range (Figure 16). For  
example, operation at −4.5 V with IREF = 2 mA is not recommended  
because negative output compliance reduces to near zero.  
Operation from lower supplies is possible; however, at least  
8 V total must be applied to ensure turn on of the internal bias  
network.  
Settling time and propagation delay are relatively insensitive to  
logic input amplitude and rise and fall times, due to the high  
gain of the logic switches. Settling time also remains essentially  
constant for IREF values. The principal advantage of higher IREF  
values lies in the ability to attain a given output level with lower  
load resistors, thus reducing the output RC time constant.  
Symmetrical supplies are not required, as the DAC08 is quite  
insensitive to variations in supply voltage. Battery operation is  
feasible because no ground connection is required; however, an  
artificial ground can ensure logic swings, etc., remain between  
acceptable limits. Power consumption is calculated as follows:  
Measuring the settling time requires the ability to accurately  
resolve 4 µA; therefore a 1 kΩ load is needed to provide adequate  
drive for most oscilloscopes. The settling time fixture shown in  
Figure 33 uses a cascade design to permit driving a 1 kΩ load  
with less than 5 pF of parasitic capacitance at the measurement  
node. At IREF values of less than 1.0 mA, excessive RC damping  
of the output is difficult to prevent while maintaining adequate  
sensitivity. However, the major carry from 01111111 to 10000000  
provides an accurate indicator of settling time. This code change  
does not require the normal 6.2 time constants to settle to within  
0.2% of the final value, and thus settling time is observed at  
PD = (I +)(V +) + (I )(V )  
A useful feature of the DAC08 design is that supply current is  
constant and independent of input logic states. This is useful in  
cryptographic applications and further reduces the size of the  
power supply bypass capacitors.  
TEMPERATURE PERFORMANCE  
The nonlinearity and monotonicity specifications of the DAC08  
are guaranteed to apply over the entire rated operating temperature  
range. Full-scale output current drift is low, typically 10 ppm/°C,  
with zero-scale output current and drift essentially negligible  
compared to 1/2 LSB.  
lower values of IREF  
.
DAC08 switching transients or “glitches” are very low and can  
be further reduced by small capacitive loads at the output at a  
minor sacrifice in settling time. Fastest operation can be obtained  
by using short leads, minimizing output capacitance and load  
resistor values, and by adequate bypassing at the supply, reference,  
and VLC terminals. Supplies do not require large electrolytic bypass  
capacitors because the supply current drain is independent of  
input logic states; 0.1 µF capacitors at the supply pins provide  
full transient protection.  
The temperature coefficient of the reference resistor R14 must  
match and track that of the output resistor for minimum overall  
full-scale drift. Settling times of the DAC08 decrease approximately  
10% at –55°C. At +125°C, an increase of about 15% is typical.  
Rev. D | Page 15 of 21  
 
 
 
 

与DAC08ESZ相关器件

型号 品牌 描述 获取价格 数据表
DAC08ESZ3 ADI 8-Bit, High Speed, Multiplying D/A Converter (Universal Digital Logic Interface)

获取价格

DAC08ESZ-REEL ADI 8-Bit, High Speed, Multiplying D/A Converter (Universal Digital Logic Interface)

获取价格

DAC08ESZ-REEL3 ADI 8-Bit, High Speed, Multiplying D/A Converter (Universal Digital Logic Interface)

获取价格

DAC08F NXP 8-Bit high-speed multiplying D/A converter

获取价格

DAC-08F-B ETC 8-Bit Digital-to-Analog Converter

获取价格

DAC08G ADI IC PARALLEL, 8 BITS INPUT LOADING, 0.085 us SETTLING TIME, 8-BIT DAC, UUC16, DIE-16, Digit

获取价格