5秒后页面跳转
CY8C3665AXA-010 PDF预览

CY8C3665AXA-010

更新时间: 2024-02-03 13:20:08
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 时钟
页数 文件大小 规格书
143页 3745K
描述
Multifunction Peripheral, CMOS, PQFP100, 14 X 14 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026, TQFP-100

CY8C3665AXA-010 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:QFP包装说明:LFQFP,
针数:100Reach Compliance Code:compliant
ECCN代码:3A991.A.3HTS代码:8542.31.00.01
Factory Lead Time:1 week风险等级:5.61
边界扫描:YES总线兼容性:I2C; USB; PS/2; 8051
最大时钟频率:33 MHzJESD-30 代码:S-PQFP-G100
JESD-609代码:e3长度:14 mm
湿度敏感等级:3I/O 线路数量:70
端子数量:100最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:LFQFP封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE, FINE PITCH峰值回流温度(摄氏度):260
RAM(字数):2048座面最大高度:1.6 mm
最大供电电压:5.5 V最小供电电压:1.71 V
标称供电电压:3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Matte Tin (Sn)端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:40宽度:14 mm
Base Number Matches:1

CY8C3665AXA-010 数据手册

 浏览型号CY8C3665AXA-010的Datasheet PDF文件第2页浏览型号CY8C3665AXA-010的Datasheet PDF文件第3页浏览型号CY8C3665AXA-010的Datasheet PDF文件第4页浏览型号CY8C3665AXA-010的Datasheet PDF文件第5页浏览型号CY8C3665AXA-010的Datasheet PDF文件第6页浏览型号CY8C3665AXA-010的Datasheet PDF文件第7页 
PSoC® 3: CY8C36  
Automotive Family Datasheet  
Programmable System-on-Chip (PSoC®)  
General Description  
With its unique array of configurable blocks, PSoC® 3 is a true system level solution providing microcontroller unit (MCU), memory,  
analog, and digital peripheral functions in a single chip while being AEC-Q100 compliant. The CY8C36 family offers a modern method  
of signal acquisition, signal processing, and control with high accuracy, high bandwidth, and high flexibility. Analog capability spans  
the range from thermocouples (near DC voltages) to ultrasonic signals. The CY8C36 family can handle dozens of data acquisition  
channels and analog inputs on every general-purpose input/output (GPIO) pin. The CY8C36 family is also a high-performance  
configurable digital system with some part numbers including interfaces such as USB, multimaster inter-integrated circuit (I2C), and  
controller area network (CAN). In addition to communication interfaces, the CY8C36 family has an easy to configure logic array, flexible  
routing to all I/O pins, and a high-performance single cycle 8051 microprocessor core. You can easily create system-level designs  
using a rich library of prebuilt components and boolean primitives using PSoC Creator™, a hierarchical schematic design entry tool.  
The CY8C36 family provides unparalleled opportunities for analog and digital bill of materials integration while easily accommodating  
last minute design changes through simple firmware updates.  
Library of standard peripherals  
Features  
• 8-, 16-, 24-, and 32-bit timers, counters, and PWMs  
Single cycle 8051 CPU  
• Serial peripheral interface (SPI), universal asynchronous  
DC to 67 MHz operation  
Multiply and divide instructions  
Flash program memory, up to 64 KB, 100,000 write cycles,  
20 years retention, and multiple security features  
512-byte flash cache  
Up to 8-KB flash error correcting code (ECC) or configuration  
transmitter receiver (UART), and I2C  
• Many others available in catalog  
Library of advanced peripherals  
• Cyclic redundancy check (CRC)  
• Pseudo random sequence (PRS) generator  
• Local interconnect network (LIN) bus 2.0  
storage  
Up to 8 KB SRAM  
• Quadrature decoder  
Analog peripherals (1.71 V VDDA 5.5 V)  
1.024 V ± 0.1% internal voltage reference across –40 °C to  
+85 °C  
Configurable delta-sigma ADC with 8- to 12-bit resolution  
• Sample rates up to 192 ksps  
• Programmable gain stage: ×0.25 to ×16  
Up to 2 KB electrically erasable programmable read-only  
memory (EEPROM), 1 M cycles, and 20 years retention  
24-channel direct memory access (DMA) with multilayer  
AHB[1] bus access  
• Programmable chained descriptors and priorities  
• High bandwidth 32-bit transfer support  
• 12-bit mode, 192 ksps, 66-dB signal to noise and distortion  
ratio (SINAD), ±1-bit INL/DNL  
Low voltage, ultra low-power  
Wide operating voltage range: 1.71 V to 5.5 V  
0.8 mA at 3 MHz, 1.2 mA at 6 MHz, and 6.6 mA at 50 MHz  
Low-power modes including:  
Up to four 8-bit, 8-Msps IDACs or 1-Msps VDACs  
Four comparators with 95-ns response time  
Up to four uncommitted opamps with 25-mA drive capability  
Up to four configurable multifunction analog blocks. Example  
configurations are programmable gain amplifier (PGA),  
transimpedance amplifier (TIA), mixer, and sample and hold  
CapSense support  
Programming, debug, and trace  
JTAG (4-wire), serial wire debug (SWD) (2-wire), and single  
wire viewer (SWV) interfaces  
• 1-µA sleep mode with real time clock and low-voltage  
detect (LVD) interrupt  
• 200-nA hibernate mode with RAM retention  
Versatile I/O system  
29 to 72 I/O (62 GPIOs, eight special input/outputs (SIO),  
two USBIOs[2]  
)
Any GPIO to any digital or analog peripheral routability  
LCD direct drive from any GPIO, up to 46 × 16 segments[2]  
CapSense® support from any GPIO[3]  
1.2-V to 5.5-V I/O interface voltages, up to four domains  
Maskable, independent IRQ on any pin or port  
Schmitt-trigger transistor-transistor logic (TTL) inputs  
All GPIO configurable as open drain high/low, pull-up/  
pull-down, High Z, or strong output  
Configurable GPIO pin state at power-on reset (POR)  
25 mA sink on SIO  
Digital peripherals  
Eight address and one data breakpoint  
4-KB instruction trace buffer  
Bootloader programming supportable through I2C, SPI,  
UART, USB, and other interfaces  
Precision, programmable clocking  
3- to 62-MHz internal oscillator over full temperature and  
voltage range  
4- to 25-MHz crystal oscillator for crystal PPM accuracy  
Internal PLL clock generation up to 67 MHz  
32.768-kHz watch crystal oscillator  
Low-power internal oscillator at 1, 33, and 100 kHz  
Temperature and packaging  
–40 °C to +85 °C degrees automotive temperature  
–40 °C to +125 °C Extended temperature range  
48-pin SSOP, and 100-pin TQFP package options  
AEC-Q100 compliant.  
20 to 24 programmable logic device (PLD) based universal  
digital blocks (UDB)  
Full CAN 2.0b 16 Rx, 8 Tx buffers[2]  
USB 2.0 certified Full-Speed (FS) 12 Mbps peripheral  
interface (TID#40770053) using internal oscillator[2]  
Up to four 16-bit configurable timer, counter, and PWM blocks  
67 MHz, 24-bit fixed point digital filter block (DFB) to  
implement FIR and IIR filters  
Notes  
1. AHB – AMBA (advanced microcontroller bus architecture) high-performance bus, an ARM data transfer bus  
2. This feature on select devices only. See Ordering Information on page 133 for details.  
3. GPIOs with opamp outputs are not recommended for use with CapSense.  
Cypress Semiconductor Corporation  
Document Number: 001-57330 Rev. *G  
198 Champion Court  
San Jose, CA 95134-1709  
408-943-2600  
Revised February 14, 2014  

与CY8C3665AXA-010相关器件

型号 品牌 获取价格 描述 数据表
CY8C3665AXA-016 CYPRESS

获取价格

Multifunction Peripheral, CMOS, PQFP100, 14 X 14 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-02
CY8C3665AXI-010 CYPRESS

获取价格

Programmable System-on-Chip (PSoC)
CY8C3665AXI-010T CYPRESS

获取价格

Microcontroller, 8-Bit, FLASH, 8051 CPU, 67MHz, CMOS, PQFP100
CY8C3665AXI-013 CYPRESS

获取价格

Programmable System-on-Chip (PSoC)
CY8C3665AXI-016 CYPRESS

获取价格

Programmable System-on-Chip (PSoC)
CY8C3665AXI-017 CYPRESS

获取价格

Programmable System-on-Chip (PSoC)
CY8C3665AXI-198 CYPRESS

获取价格

Programmable System-on-Chip (PSoC®)
CY8C3665LTI-001 CYPRESS

获取价格

Programmable System-on-Chip (PSoC)
CY8C3665LTI-002 CYPRESS

获取价格

Programmable System-on-Chip (PSoC)
CY8C3665LTI-004 CYPRESS

获取价格

Programmable System-on-Chip (PSoC)