5秒后页面跳转
CY7C4251-10JCT PDF预览

CY7C4251-10JCT

更新时间: 2024-10-01 20:04:23
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 时钟先进先出芯片内存集成电路
页数 文件大小 规格书
9页 174K
描述
FIFO, 8KX9, 8ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32

CY7C4251-10JCT 技术参数

生命周期:Obsolete零件包装代码:QFJ
包装说明:QCCJ, LDCC32,.5X.6针数:32
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.32.00.71风险等级:5.75
最长访问时间:8 ns最大时钟频率 (fCLK):100 MHz
周期时间:10 nsJESD-30 代码:R-PQCC-J32
JESD-609代码:e0长度:13.97 mm
内存密度:73728 bit内存集成电路类型:OTHER FIFO
内存宽度:9功能数量:1
端子数量:32字数:8192 words
字数代码:8000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:8KX9输出特性:3-STATE
可输出:YES封装主体材料:PLASTIC/EPOXY
封装代码:QCCJ封装等效代码:LDCC32,.5X.6
封装形状:RECTANGULAR封装形式:CHIP CARRIER
并行/串行:PARALLEL电源:5 V
认证状态:Not Qualified座面最大高度:3.55 mm
最大待机电流:0.03 A子类别:FIFOs
最大压摆率:0.15 mA最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:TIN LEAD
端子形式:J BEND端子节距:1.27 mm
端子位置:QUAD宽度:11.43 mm
Base Number Matches:1

CY7C4251-10JCT 数据手册

 浏览型号CY7C4251-10JCT的Datasheet PDF文件第2页浏览型号CY7C4251-10JCT的Datasheet PDF文件第3页浏览型号CY7C4251-10JCT的Datasheet PDF文件第4页浏览型号CY7C4251-10JCT的Datasheet PDF文件第5页浏览型号CY7C4251-10JCT的Datasheet PDF文件第6页浏览型号CY7C4251-10JCT的Datasheet PDF文件第7页 
7C10  
CY7C1020  
32K x 16 Static RAM  
(BLE) is LOW, then data from I/O pins (I/O through I/O ), is  
Features  
1
8
written into the location specified on the address pins (A  
0
• 5.0V operation (± 10%)  
• High speed  
through A ). If Byte High Enable (BHE) is LOW, then data  
14  
from I/O pins (I/O through I/O ) is written into the location  
9
16  
specified on the address pins (A through A ).  
0
14  
— t = 10 ns  
AA  
Reading from the device is accomplished by taking Chip En-  
able (CE) and Output Enable (OE) LOW while forcing the Write  
Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then  
data from the memory location specified by the address pins  
• Low active power  
— 825 mW (max., 10 ns, “L” version)  
• Very Low standby power  
will appear on I/O to I/O . If Byte High Enable (BHE) is LOW,  
1
8
— 550 W (max., “L” version)  
µ
then data from memory will appear on I/O to I/O . See the  
9
16  
• Automatic power-down when deselected  
• Independent Control of Upper and Lower bytes  
• Available in 44-pin TSOP II and 400-mil SOJ  
truth table at the back of this data sheet for a complete descrip-  
tion of read and write modes.  
The input/output pins (I/O through I/O ) are placed in a  
1
16  
high-impedance state when the device is deselected (CE  
HIGH), the outputs are disabled (OE HIGH), the BHE and BLE  
are disabled (BHE, BLE HIGH), or during a write operation (CE  
LOW, and WE LOW).  
Functional Description  
The CY7C1020 is a high-performance CMOS static RAM or-  
ganized as 32,768 words by 16 bits. This device has an auto-  
matic power-down feature that significantly reduces power  
consumption when deselected.  
The CY7C1020 is available in standard 44-pin TSOP type II  
and 400-mil-wide SOJ packages.  
Writing to the device is accomplished by taking Chip Enable  
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable  
Logic Block Diagram  
Pin Configuration  
SOJ / TSOP II  
DATA IN DRIVERS  
Top View  
44  
NC  
1
A
0
43  
42  
41  
40  
39  
38  
A
A
A
2
OE  
BHE  
BLE  
I/O  
I/O  
I/O  
2
3
4
5
6
14  
1
A
13  
A
11  
A6  
A5  
A4  
12  
A
CE  
I/O  
I/O  
I/O  
32K x 16  
RAM Array  
I/O1 – I/O8  
I/O9 – I/O16  
7
1
A3  
16  
37  
36  
35  
34  
33  
8
2
3
15  
14  
13  
A2  
A1  
A0  
9
10  
11  
12  
13  
I/O  
V
I/O  
4
V
SS  
CC  
V
V
SS  
CC  
I/O  
32  
I/O  
I/O  
5
6
7
8
12  
11  
I/O  
I/O  
I/O  
WE 17  
A
31  
30  
29  
28  
14  
15  
16  
I/O  
I/O  
10  
9
COLUMN DECODER  
NC  
18  
27  
26  
25  
A
3
10  
BHE  
19  
A
4
A
9
WE  
CE  
OE  
20  
A
A
8
5
21  
22  
A
6
A
24  
23  
7
1020-2  
NC  
NC  
BLE  
1020-1  
Selection Guide  
7C1020-10  
10  
7C1020-12  
7C1020-15  
7C1020-20  
Maximum Access Time (ns)  
12  
170  
140  
3
15  
160  
130  
3
20  
160  
130  
3
Maximum Operating Current (mA)  
180  
150  
3
L
L
Maximum CMOS Standby Current (mA)  
0.1  
0.1  
0.1  
0.1  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose  
CA 95134  
408-943-2600  
October 18, 1999  

CY7C4251-10JCT 替代型号

型号 品牌 替代类型 描述 数据表
CY7C4251-10JC CYPRESS

完全替代

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs
CY7C4251-10AXI CYPRESS

功能相似

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs

与CY7C4251-10JCT相关器件

型号 品牌 获取价格 描述 数据表
CY7C4251-10JXC CYPRESS

获取价格

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs
CY7C4251-10JXCT CYPRESS

获取价格

FIFO, 8KX9, 8ns, Synchronous, CMOS, PQCC32, LEAD FREE, PLASTIC, LCC-32
CY7C4251-15AC CYPRESS

获取价格

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs
CY7C4251-15AXC CYPRESS

获取价格

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs
CY7C4251-15JC CYPRESS

获取价格

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs
CY7C4251-15JCR CYPRESS

获取价格

暂无描述
CY7C4251-15JCT CYPRESS

获取价格

FIFO, 8KX9, 10ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32
CY7C4251-15JIR CYPRESS

获取价格

FIFO, 8KX9, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32
CY7C4251-15JXC CYPRESS

获取价格

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs
CY7C4251-15JXCT CYPRESS

获取价格

暂无描述