5秒后页面跳转
ATF1508AS-15AC100 PDF预览

ATF1508AS-15AC100

更新时间: 2024-01-05 17:38:29
品牌 Logo 应用领域
爱特美尔 - ATMEL 可编程逻辑器件
页数 文件大小 规格书
22页 396K
描述
High Performance E2 PLD

ATF1508AS-15AC100 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:TFQFP, TQFP100,.63SQ针数:100
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.31.00.01Factory Lead Time:1 week
风险等级:5.74其他特性:128 MACROCELLS; CONFIGURABLE I/O OPERATION WITH 3.3V OR 5V
最大时钟频率:100 MHz系统内可编程:YES
JESD-30 代码:S-PQFP-G100JESD-609代码:e0
JTAG BST:YES长度:14 mm
湿度敏感等级:3专用输入次数:
I/O 线路数量:80宏单元数:128
端子数量:100最高工作温度:70 °C
最低工作温度:组织:0 DEDICATED INPUTS, 80 I/O
输出函数:MACROCELL封装主体材料:PLASTIC/EPOXY
封装代码:TFQFP封装等效代码:TQFP100,.63SQ
封装形状:SQUARE封装形式:FLATPACK, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度):240电源:3.3/5,5 V
可编程逻辑类型:EE PLD传播延迟:15 ns
认证状态:Not Qualified座面最大高度:1.2 mm
子类别:Programmable Logic Devices最大供电电压:5.25 V
最小供电电压:4.75 V标称供电电压:5 V
表面贴装:YES温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:14 mm
Base Number Matches:1

ATF1508AS-15AC100 数据手册

 浏览型号ATF1508AS-15AC100的Datasheet PDF文件第1页浏览型号ATF1508AS-15AC100的Datasheet PDF文件第2页浏览型号ATF1508AS-15AC100的Datasheet PDF文件第3页浏览型号ATF1508AS-15AC100的Datasheet PDF文件第5页浏览型号ATF1508AS-15AC100的Datasheet PDF文件第6页浏览型号ATF1508AS-15AC100的Datasheet PDF文件第7页 
Description  
The ATF1508AS is a high performance, high density Com-  
plex Programmable Logic Device (CPLD) which utilizes  
Atmel’s proven electrically erasable Flash memory technol-  
ogy. With 128 logic macrocells and up to 100 inputs, it eas-  
ily integrates logic from several TTL, SSI, MSI, LSI and  
classic PLDs. The ATF1508AS’s enhanced routing switch  
matrices increase usable gate count, and increase odds of  
successful pin-locked design modifications.  
and control signals. The PTMUX programming is deter-  
mined by the design compiler, which selects the optimum  
macrocell configuration.  
OR/XOR/CASCADE Logic  
The ATF1508AS’s logic structure is designed to efficiently  
support all types of logic. Within a single macrocell, all the  
product terms can be routed to the OR gate, creating a 5-  
input AND/OR sum term. With the addition of the CASIN  
from neighboring macrocells, this can be expanded to as  
many as 40 product terms with a very small additional  
delay.  
The ATF1508AS has up to 96 bi-directional I/O pins and 4  
dedicated input pins, depending on the type of device pack-  
age selected. Each dedicated pin can also serve as a glo-  
bal control signal; register clock, register reset or output  
enable. Each of these control signals can be selected for  
use individually within each macrocell.  
The macrocell’s XOR gate allows efficient implementation  
of compare and arithmetic functions. One input to the XOR  
comes from the OR sum term. The other XOR input can be  
a product term or a fixed high or low level. For combinato-  
rial outputs, the fixed level input allows polarity selection.  
For registered functions, the fixed levels allow DeMorgan  
minimization of product terms. The XOR gate is also used  
to emulate T- and JK-type flip-flops.  
Each of the 128 macrocells generates a buried feedback,  
which goes to the global bus. Each input and I/O pin also  
feeds into the global bus. The switch matrix in each logic  
block then selects 40 individual signals from the global bus.  
Each macrocell also generates a foldback logic term, which  
goes to a regional bus. Cascade logic between macrocells  
in the ATF1508AS allows fast, efficient generation of com-  
plex logic functions. The ATF1508AS contains eight such  
logic chains, each capable of creating sum term logic with a  
fan in of up to 40 product terms  
Flip Flop  
The ATF1508AS’s flip flop has very flexible data and con-  
trol functions. The data input can come from either the  
XOR gate, from a separate product term or directly from  
the I/O pin. Selecting the separate product term allows cre-  
ation of a buried registered feedback within a combinatorial  
output macrocell. (This feature is automatically imple-  
mented by the fitter software). In addition to D, T, JK and  
SR operation, the flip flop can also be configured as a flow-  
through latch. In this mode, data passes through when the  
clock is high and is latched when the clock is low.  
The ATF1508AS macrocell, shown in Figure 1, is flexible  
enough to support highly complex logic functions operating  
at high speed. The macrocell consists of five sections:  
product terms and product term select multiplexer;  
OR/XOR/CASCADE logic; a flip-flop; output select and  
enable; and logic array inputs.  
Unused Macrocells are automatically disabled by the com-  
piler to decrease power consumption. A Security Fuse,  
when programmed, protects the contents of the  
ATF1508AS. Two bytes (16 bits) of User Signature are  
accessible to the user for purposes such as storing project  
name, part number, revision or date. The User Signature is  
accessible regardless of the state of the Security Fuse.  
The clock itself can either be the Global CLK Signal (GCK)  
or an individual product term. The flip flop changes state on  
the clock's rising edge. When the GCK signal is used as  
the clock, one of the macrocell product terms can be  
selected as a clock enable. When the clock enable function  
is active and the enable signal (product term) is low, all  
clock edges are ignored. The flip flop’s asynchronous reset  
signal (AR) can be either the Global Clear (GCLEAR), a  
product term, or always off. AR can also be a logic OR of  
GCLEAR with a product term. The asynchronous preset  
(AP) can be a product term or always off.  
The ATF1508AS device is an In-System Programmable  
(ISP) device. It uses the industry standard 4-pin JTAG  
interface (IEEE Std. 1149.1), and is fully compliant with  
JTAG’s Boundary Scan Description Language (BSDL). ISP  
allows the device to be programmed without removing it  
from the printed circuit board. In addition to simplifying the  
manufacturing flow, ISP also allows design modifications to  
be made in the field via software.  
Output Select and Enable  
The ATF1508AS macrocell output can be selected as reg-  
istered or combinatorial. The buried feedback signal can be  
either combinatorial or registered signal regardless of  
whether the output is combinatorial or registered.  
Product Terms and Select MUX  
Each ATF1508AS macrocell has five product terms. Each  
product term receives as its inputs all signals from both the  
global bus and regional bus.  
The output enable multiplexer (MOE) controls the output  
enable signals. Any buffer can be permanently enabled for  
simple output operation. Buffers can also be permanently  
disabled to allow use of the pin as an input. In this configu-  
ration all the macrocell resources are still available, includ-  
The product term select multiplexer (PTMUX) allocates the  
five product terms as needed to the macrocell logic gates  
ATF1508AS/Z  
4

与ATF1508AS-15AC100相关器件

型号 品牌 描述 获取价格 数据表
ATF1508AS-15AI100 ATMEL High Performance E2 PLD

获取价格

ATF1508AS-15AJ100 ATMEL EE PLD, 15ns, PQFP100, 14 X 14 MM, 1 MM THICKNESS, 0.50 MM PITCH, PLASTIC, TQFP-100

获取价格

ATF1508AS-15AL100 ATMEL EE PLD, 15ns, PQFP100, 14 X 14 MM, 1 MM THICKNESS, 0.50 MM PITCH, PLASTIC, TQFP-100

获取价格

ATF1508AS-15JC84 ATMEL High Performance E2 PLD

获取价格

ATF1508AS-15JI84 ATMEL High Performance E2 PLD

获取价格

ATF1508AS-15JJ84 ATMEL EE PLD, 15ns, PQCC84, PLASTIC, LCC-84

获取价格