5秒后页面跳转
ATF1502AS_05 PDF预览

ATF1502AS_05

更新时间: 2022-12-27 23:40:31
品牌 Logo 应用领域
爱特美尔 - ATMEL 可编程只读存储器电动程控只读存储器电可擦编程只读存储器
页数 文件大小 规格书
26页 517K
描述
Highperformance EEPROM CPLD

ATF1502AS_05 数据手册

 浏览型号ATF1502AS_05的Datasheet PDF文件第4页浏览型号ATF1502AS_05的Datasheet PDF文件第5页浏览型号ATF1502AS_05的Datasheet PDF文件第6页浏览型号ATF1502AS_05的Datasheet PDF文件第8页浏览型号ATF1502AS_05的Datasheet PDF文件第9页浏览型号ATF1502AS_05的Datasheet PDF文件第10页 
ATF1502AS(L)  
All pin transitions are ignored until the PD pin is brought low. When the power-down feature is  
enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However, the pin’s  
macrocell may still be used to generate buried foldback and cascade logic signals.  
All power-down AC characteristic parameters are computed from external input or I/O pins,  
with reduced-power bit turned on. For macrocells in reduced-power mode (reduced-power bit  
turned on), the reduced-power adder, tRPA, must be added to the AC parameters, which  
include the data paths tLAD, tLAC, tIC, tACL, tACH and tSEXP  
.
The ATF1502AS macrocell also has an option whereby the power can be reduced on a per-  
macrocell basis. By enabling this power-down option, macrocells that are not used in an appli-  
cation can be turned down, thereby reducing the overall power consumption of the device.  
Each output also has individual slew rate control. This may be used to reduce system noise by  
slowing down outputs that do not need to operate at maximum speed. Outputs default to slow  
switching, and may be specified as fast switching in the design file.  
Design  
Software  
Support  
ATF1502AS designs are supported by several third-party tools. Automated fitters allow logic  
synthesis using a variety of high-level description languages and formats.  
Power-up Reset  
The ATF1502AS is designed with a power-up reset, a feature critical for state machine initial-  
ization. At a point delayed slightly from VCC crossing VRST, all registers will be initialized, and  
the state of each output will depend on the polarity of its buffer. However, due to the asynchro-  
nous nature of reset and uncertainty of how VCC actually rises in the system, the following  
conditions are required:  
1. The VCC rise must be monotonic,  
2. After reset occurs, all input and feedback setup times must be met before driving the  
clock pin high, and,  
3. The clock must remain stable during TD.  
The ATF1502AS has two options for the hysteresis about the reset level, VRST, Small and  
Large. During the fitting process users may configure the device with the Power-up Reset hys-  
teresis set to Large or Small. Atmel POF2JED users may select the Large option by including  
the flag “-power_reset” on the command line after “filename.POF”. To allow the registers to be  
properly reinitialized with the Large hysteresis option selected, the following condition is  
added:  
4. If VCC falls below 2.0V, it must shut off completely before the device is turned on again.  
When the Large hysteresis option is active, ICC is reduced by several hundred microamps as  
well.  
Security Fuse  
Usage  
A single fuse is provided to prevent unauthorized copying of the ATF1502AS fuse patterns.  
Once programmed, fuse verify is inhibited. However, the 16-bit User Signature remains  
accessible.  
Programming  
ATF1502AS devices are in-system programmable (ISP) devices utilizing the 4-pin JTAG pro-  
tocol. This capability eliminates package handling normally required for programming and  
facilitates rapid design iterations and field changes.  
7
0995K–PLD–6/05  

与ATF1502AS_05相关器件

型号 品牌 描述 获取价格 数据表
ATF1502AS-10AC44 ATMEL High Performance E2PROM CPLD

获取价格

ATF1502AS-10AI44 ATMEL High Performance E2PROM CPLD

获取价格

ATF1502AS-10AJ44 ATMEL EE PLD, 10ns, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026ACB, TQFP-44

获取价格

ATF1502AS-10AL44 ATMEL EE PLD, 10ns, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026ACB, TQFP-44

获取价格

ATF1502AS-10AU44 ATMEL Highperformance EEPROM CPLD

获取价格

ATF1502AS-10AU44-T MICROCHIP EE PLD, 10ns, PQFP44

获取价格