5秒后页面跳转
ADSP-21065L PDF预览

ADSP-21065L

更新时间: 2024-02-03 06:08:00
品牌 Logo 应用领域
亚德诺 - ADI 电脑
页数 文件大小 规格书
44页 329K
描述
DSP Microcomputer

ADSP-21065L 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Active零件包装代码:QFP
包装说明:QFP,针数:208
Reach Compliance Code:compliantECCN代码:3A991.A.2
HTS代码:8542.31.00.01风险等级:5.66
最大时钟频率:30 MHz格式:FLOATING POINT
内部总线架构:MULTIPLEJESD-30 代码:S-PQFP-G208
端子数量:208封装主体材料:PLASTIC/EPOXY
封装代码:QFP封装形状:SQUARE
封装形式:FLATPACK峰值回流温度(摄氏度):NOT SPECIFIED
认证状态:Not Qualified标称供电电压:3.3 V
表面贴装:YES技术:CMOS
端子形式:GULL WING端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIEDuPs/uCs/外围集成电路类型:DIGITAL SIGNAL PROCESSOR, OTHER
Base Number Matches:1

ADSP-21065L 数据手册

 浏览型号ADSP-21065L的Datasheet PDF文件第2页浏览型号ADSP-21065L的Datasheet PDF文件第3页浏览型号ADSP-21065L的Datasheet PDF文件第4页浏览型号ADSP-21065L的Datasheet PDF文件第6页浏览型号ADSP-21065L的Datasheet PDF文件第7页浏览型号ADSP-21065L的Datasheet PDF文件第8页 
ADSP-21065L  
I/O transfers). Programs can be downloaded to the ADSP-  
21065L using DMA transfers. Asynchronous off-chip peripher-  
als can control two DMA channels using DMA Request/Grant  
lines (DMAR1-2, DMAG1-2). Other DMA features include inter-  
rupt generation on completion of DMA transfers and DMA  
chaining for automatically linked DMA transfers.  
DEVELOPMENT TOOLS  
The ADSP-21065L is supported with a complete set of software  
and hardware development tools, including the EZ-ICE® In-  
Circuit Emulator and development software.  
The same EZ-ICE hardware that you use for the ADSP-21060/  
ADSP-21062 also fully emulates the ADSP-21065L.  
Serial Ports  
Both the SHARC Development Tools family and the VisualDSP®  
integrated project management and debugging environment  
support the ADSP-21065L. The VisualDSP project manage-  
ment environment enables you to develop and debug an appli-  
cation from within a single integrated program.  
The ADSP-21065L features two synchronous serial ports that  
provide an inexpensive interface to a wide variety of digital and  
mixed-signal peripheral devices. The serial ports can operate at  
1x clock frequency, providing each with a maximum data rate of  
33 Mbit/s. Each serial port has a primary and a secondary set of  
transmit and receive channels. Independent transmit and receive  
functions provide greater flexibility for serial communications.  
Serial port data can be automatically transferred to and from  
on-chip memory via DMA. Each of the serial ports supports  
three operation modes: DSP serial port mode, I2S mode (an  
interface commonly used by audio codecs), and TDM (Time  
Division Multiplex) multichannel mode.  
The SHARC Development Tools include an easy to use Assem-  
bler that is based on an algebraic syntax; an Assembly library/  
librarian; a linker; a loader; a cycle-accurate, instruction-level  
simulator; a C compiler; and a C run-time library that includes  
DSP and mathematical functions.  
Debugging both C and Assembly programs with the Visual DSP  
debugger, you can:  
The serial ports can operate with little-endian or big-endian  
transmission formats, with selectable word lengths of 3 bits to  
32 bits. They offer selectable synchronization and transmit  
modes and optional µ-law or A-law companding. Serial port  
clocks and frame syncs can be internally or externally generated.  
The serial ports also include keyword and keymask features to  
enhance interprocessor communication.  
View Mixed C and Assembly Code  
Insert Break Points  
Set Watch Points  
Trace Bus Activity  
Profile Program Execution  
Fill and Dump Memory  
Create Custom Debugger Windows  
Programmable Timers and General Purpose I/O Ports  
The ADSP-21065L has two independent timer blocks, each of  
which performs two functions—Pulsewidth Generation and  
Pulse Count and Capture.  
The Visual IDE enables you to define and manage multiuser  
projects. Its dialog boxes and property pages enable you to  
configure and manage all of the SHARC Development Tools.  
This capability enables you to:  
In Pulsewidth Generation mode, the ADSP-21065L can gener-  
ate a modulated waveform with an arbitrary pulsewidth within  
a maximum period of 71.5 secs.  
Control how the development tools process inputs and gen-  
erate outputs.  
Maintain a one-to-one correspondence with the tool’s com-  
mand line switches.  
In Pulse Counter mode, the ADSP-21065L can measure either  
the high or low pulsewidth and the period of an input waveform.  
The EZ-ICE Emulator uses the IEEE 1149.1 JTAG test access  
port of the ADSP-21065L processor to monitor and control the  
target board processor during emulation. The EZ-ICE provides  
full-speed emulation, allowing inspection and modification of  
memory, registers, and processor stacks. Nonintrusive in-circuit  
emulation is assured by the use of the processor’s JTAG inter-  
face—the emulator does not affect target system loading or  
timing.  
The ADSP-21065L also contains twelve programmable, general  
purpose I/O pins that can function as either input or output. As  
output, these pins can signal peripheral devices; as input, these  
pins can provide the test for conditional branching.  
Program Booting  
The internal memory of the ADSP-21065L can be booted at  
system power-up from an 8-bit EPROM, a host processor, or  
external memory. Selection of the boot source is controlled by  
the BMS (Boot Memory Select) and BSEL (EPROM Boot)  
pins. Either 8-, 16-, or 32-bit host processors can be used for  
booting. For details, see the descriptions of the BMS and BSEL  
pins in the Pin Descriptions section of this data sheet.  
In addition to the software and hardware development tools  
available from Analog Devices, third parties provide a wide  
range of tools supporting the SHARC processor family. Hard-  
ware tools include SHARC PC plug-in cards multiprocessor  
SHARC VME boards, and daughter and modules with multiple  
SHARCs and additional memory. These modules are based on  
the SHARCPAC™ module specification. Third Party software  
tools include an Ada compiler, DSP libraries, operating systems,  
and block diagram design tools.  
Multiprocessing  
The ADSP-21065L offers powerful features tailored to multi-  
processing DSP systems. The unified address space allows  
direct interprocessor accesses of both ADSP-21065L’s IOP  
registers. Distributed bus arbitration logic is included on-chip  
for simple, glueless connection of systems containing a maxi-  
mum of two ADSP-21065Ls and a host processor. Master pro-  
cessor changeover incurs only one cycle of overhead. Bus lock  
allows indivisible read-modify-write sequences for semaphores.  
A vector interrupt is provided for interprocessor commands.  
Maximum throughput for interprocessor data transfer is  
132 Mbytes/sec over the external port.  
Additional Information  
For detailed information on the ADSP-21065L instruction set  
and architecture, see the ADSP-21065L SHARC User’s Manual,  
Third Edition, and the ADSP-21065L SHARC Technical Reference.  
EZ-ICE and VisualDSP are registered trademarks of Analog Devices, Inc.  
SHARCPAC is a trademark of Analog Devices Inc.  
REV. B  
–5–  

与ADSP-21065L相关器件

型号 品牌 描述 获取价格 数据表
ADSP-21065LCCA-240 ADI DSP Microcomputer

获取价格

ADSP-21065LCCAZ-240 ROCHESTER 32-BIT, 30 MHz, OTHER DSP, PBGA196, CHIP SCALE, MS-034AAE-1, BGA-196

获取价格

ADSP-21065LCS-240 ADI DSP Microcomputer

获取价格

ADSP-21065LCSZ-240 ADI DSP Microcomputer

获取价格

ADSP-21065LCSZ-240 ROCHESTER 32-BIT, 30 MHz, OTHER DSP, PQFP208, MS-029FA-1, MQFP-208

获取价格

ADSP-21065LKCA-240 ADI DSP Microcomputer

获取价格