5秒后页面跳转
ADN2812ACP-RL7 PDF预览

ADN2812ACP-RL7

更新时间: 2024-02-09 23:33:35
品牌 Logo 应用领域
亚德诺 - ADI 放大器时钟
页数 文件大小 规格书
28页 272K
描述
Continuous Rate 12.3 Mb/s to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp

ADN2812ACP-RL7 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:QFN包装说明:5 X 5 MM, MO-220VHHD-2, LFCSP-32
针数:32Reach Compliance Code:not_compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.28应用程序:SONET;SDH
JESD-30 代码:S-XQCC-N32JESD-609代码:e0
长度:5 mm湿度敏感等级:3
功能数量:1端子数量:32
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装等效代码:LCC32,.2SQ,20封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE峰值回流温度(摄氏度):240
电源:3.3 V认证状态:Not Qualified
座面最大高度:1 mm子类别:ATM/SONET/SDH ICs
最大压摆率:0.259 mA标称供电电压:3.3 V
表面贴装:YES电信集成电路类型:ATM/SONET/SDH CLOCK RECOVERY CIRCUIT
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:5 mmBase Number Matches:1

ADN2812ACP-RL7 数据手册

 浏览型号ADN2812ACP-RL7的Datasheet PDF文件第1页浏览型号ADN2812ACP-RL7的Datasheet PDF文件第2页浏览型号ADN2812ACP-RL7的Datasheet PDF文件第4页浏览型号ADN2812ACP-RL7的Datasheet PDF文件第5页浏览型号ADN2812ACP-RL7的Datasheet PDF文件第6页浏览型号ADN2812ACP-RL7的Datasheet PDF文件第7页 
ADN2812  
SPECIFICATIONS  
TA = TMIN to TMAX, VCC = VMIN to VMAX, VEE = 0 V, CF = 0.47 µF, SLICEP = SLICEN = VEE, Input Data Pattern: PRBS 223 − 1,  
unless otherwise noted.  
Table 1.  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
QUANTIZER—DC CHARACTERISTICS  
Input Voltage Range  
Peak-to-Peak Differential Input  
@ PIN or NIN, dc-coupled  
PIN – NIN  
DC-coupled (see Figure 28, Figure 29,  
and Figure 30)  
223 − 1 PRBS, ac-coupled,1 BER = 1 x 10–10 10  
1.8  
2.8  
2.0  
2.8  
V
V
Input Common Mode Level  
2.3  
2.5  
V
Differential Input Sensitivity  
Input Overdrive  
Input Offset  
6
3
500  
290  
mV p-p  
mV p-p  
µV  
(see Figure 12)  
5
Input RMS Noise  
BER = 1 x 10–10  
µV rms  
QUANTIZER—AC CHARACTERISTICS  
Data Rate  
S11  
Input Resistance  
Input Capacitance  
12.3  
2700  
Mb/s  
dB  
@ 2.5 GHz  
Differential  
−15  
100  
0.65  
pF  
QUANTIZER—SLICE ADJUSTMENT  
Gain  
SLICEP – SLICEN = 0.5 V  
SLICEP – SLICEN  
DC level @ SLICEP or SLICEN  
0.08  
–0.95  
VEE  
0.1  
1
0.12  
+0.95  
0.95  
V/V  
V
V
Differential Control Voltage Input  
Control Voltage Range  
Slice Threshold Offset  
LOSS OF SIGNAL DETECT (LOS)  
Loss of Signal Detect Range (see Figure 5)  
mV  
RThresh = 0 Ω  
RThresh = 100 kΩ  
OC-48  
12  
2.0  
15  
3.0  
17  
4.0  
mV  
mV  
Hysteresis (Electrical)  
RThresh = 0 Ω  
RThresh = 100 kΩ  
OC-1  
5.6  
3.7  
6
6
7.2  
8.4  
dB  
dB  
RThresh = 0 Ω  
RThresh = 10 kΩ  
DC-coupled2  
DC-coupled2  
5.6  
2.0  
6
4
500  
400  
7.2  
6.7  
dB  
dB  
ns  
ns  
LOS Assert Time  
LOS De-Assert Time  
LOSS OF LOCK DETECT (LOL)  
VCO Frequency Error for LOL Assert  
VCO Frequency Error for LOL De-Assert  
LOL Response Time  
With respect to nominal  
With respect to nominal  
12.3 Mb/s  
1000  
250  
4
ppm  
ppm  
ms  
OC-12  
OC-48  
1.0  
1.0  
µs  
µs  
ACQUISITION TIME  
Lock to Data Mode  
OC-48  
OC-12  
OC-3  
OC-1  
12.3 Mb/s  
1.3  
2.0  
3.4  
9.8  
40.0  
10.0  
ms  
ms  
ms  
ms  
ms  
ms  
Optional Lock to REFCLK Mode  
1 PIN and NIN should be differentially driven and ac-coupled for optimum sensitivity.  
2 When ac-coupled, the LOS assert and de-assert time is dominated by the RC time constant of the ac coupling capacitor and the 50 Ω input termination of the  
ADN2812 input stage.  
Rev. 0 | Page 3 of 28  
 
 
 
 

与ADN2812ACP-RL7相关器件

型号 品牌 描述 获取价格 数据表
ADN2812ACPZ ADI Continuous Rate 12.3 Mb/s to 2.7 Gb/s Clock and Data Recovery

获取价格

ADN2812ACPZ-RL ADI Continuous Rate 12.3 Mb/s to 2.7 Gb/s Clock and Data Recovery

获取价格

ADN2812ACPZ-RL7 ADI Continuous Rate 12.3 Mb/s to 2.7 Gb/s Clock and Data Recovery

获取价格

ADN2813 ADI Continuous Rate 10 Mb/s to 1.25 Gb/s Clock and Data Recovery IC with Integrated Limiting A

获取价格

ADN2813ACPZ ADI Continuous Rate 10 Mb/s to 1.25 Gb/s Clock and Data Recovery IC with Integrated Limiting A

获取价格

ADN2813ACPZ-500RL7 ADI Continuous Rate 10 Mb/s to 1.25 Gb/s Clock and Data Recovery IC with Integrated Limiting A

获取价格