5秒后页面跳转
ADCMP581BCPZ-R2 PDF预览

ADCMP581BCPZ-R2

更新时间: 2024-01-25 06:32:43
品牌 Logo 应用领域
亚德诺 - ADI 比较器
页数 文件大小 规格书
16页 437K
描述
Ultrafast SiGe Voltage Comparators

ADCMP581BCPZ-R2 技术参数

是否无铅: 含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:QFN
包装说明:HVQCCN, LCC16,.12SQ,20针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.41
放大器类型:COMPARATOR最大平均偏置电流 (IIB):30 µA
25C 时的最大偏置电流 (IIB):30 µA最大输入失调电压:10000 µV
JESD-30 代码:S-XQCC-N16JESD-609代码:e3
长度:3 mm湿度敏感等级:3
负供电电压上限:-6 V标称负供电电压 (Vsup):-5 V
功能数量:1端子数量:16
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装等效代码:LCC16,.12SQ,20封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE峰值回流温度(摄氏度):260
电源:+-5,3.3 V认证状态:Not Qualified
标称响应时间:0.18 ns座面最大高度:0.9 mm
子类别:Comparator最大压摆率:19 mA
供电电压上限:6 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:BIPOLAR
温度等级:AUTOMOTIVE端子面层:Matte Tin (Sn)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:40
宽度:3 mmBase Number Matches:1

ADCMP581BCPZ-R2 数据手册

 浏览型号ADCMP581BCPZ-R2的Datasheet PDF文件第2页浏览型号ADCMP581BCPZ-R2的Datasheet PDF文件第3页浏览型号ADCMP581BCPZ-R2的Datasheet PDF文件第4页浏览型号ADCMP581BCPZ-R2的Datasheet PDF文件第6页浏览型号ADCMP581BCPZ-R2的Datasheet PDF文件第7页浏览型号ADCMP581BCPZ-R2的Datasheet PDF文件第8页 
ADCMP580/ADCMP581/ADCMP582  
TIMING INFORMATION  
Figure 2 shows the ADCMP580/ADCMP581/ADCMP582 compare and latch timing relationships. Table 2 provides the definitions of the  
terms shown in Figure 2.  
LATCH ENABLE  
50%  
LATCH ENABLE  
tS  
tPL  
tH  
V
N
DIFFERENTIAL  
INPUT VOLTAGE  
V
± V  
OS  
N
V
OD  
tPDL  
tPLOH  
Q OUTPUT  
50%  
50%  
tF  
tPDH  
Q OUTPUT  
tPLOL  
tR  
Figure 2. Comparator Timing Diagram  
Table 2. Timing Descriptions  
Symbol  
Timing  
Description  
tPDH  
Input-to-Output High Delay  
Propagation delay measured from the time the input signal crosses the reference  
(± the input offset voltage) to the 50% point of an output low-to-high transition.  
tPDL  
tPLOH  
tPLOL  
tH  
Input-to-Output Low Delay  
Propagation delay measured from the time the input signal crosses the reference  
(± the input offset voltage) to the 50% point of an output high-to-low transition.  
Propagation delay measured from the 50% point of the latch enable signal low-to-high  
transition to the 50% point of an output low-to-high transition.  
Propagation delay measured from the 50% point of the latch enable signal low-to-high  
transition to the 50% point of an output high-to-low transition.  
Minimum time after the negative transition of the latch enable signal that the input  
signal must remain unchanged to be acquired and held at the outputs.  
Latch Enable-to-Output High Delay  
Latch Enable-to-Output Low Delay  
Minimum Hold Time  
tPL  
tS  
Minimum Latch Enable Pulse Width  
Minimum Setup Time  
Minimum time that the latch enable signal must be high to acquire an input signal change.  
Minimum time before the negative transition of the latch enable signal that an input  
signal change must be present to be acquired and held at the outputs.  
tR  
tF  
Output Rise Time  
Output Fall Time  
Amount of time required to transition from a low to a high output as measured at the  
20% and 80% points.  
Amount of time required to transition from a high to a low output as measured at the  
20% and 80% points.  
VN  
VOD  
Normal Input Voltage  
Voltage Overdrive  
Difference between the input voltages VP and VN for output true.  
Difference between the input voltages VP and VN for output false.  
Rev. A | Page 5 of 16  
 
 
 

与ADCMP581BCPZ-R2相关器件

型号 品牌 描述 获取价格 数据表
ADCMP581BCPZ-RL7 ADI Ultrafast SiGe Voltage Comparators

获取价格

ADCMP581BCPZ-WP ADI Ultrafast SiGe Voltage Comparators

获取价格

ADCMP582 ADI Ultrafast SiGe Voltage Comparators

获取价格

ADCMP582_15 ADI Ultrafast SiGe Voltage Comparators

获取价格

ADCMP582BCP ADI Ultrafast SiGe Voltage Comparator

获取价格

ADCMP582BCP-R2 ADI Ultrafast SiGe Voltage Comparators

获取价格