A43L3616A Series
Pin Descriptions
Symbol
Name
Description
CLK
CS
System Clock
Chip Select
Active on the positive going edge to sample all inputs.
Disables or Enables device operation by masking or enabling all inputs except CLK,
CKE and L(U)DQM.
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one clock + tss prior to new command.
Disable input buffers for power down in standby.
CKE
Clock Enable
Row / Column addresses are multiplexed on the same pins.
Row address : RA0~RA11, Column address: CA0~CA8 (x16).
Selects bank to be activated during row address latch time.
Selects band for read/write during column address latch time.
A0~A11
Address
BA0, BA1
Bank Select Address
Row Address Strobe
Latches row addresses on the positive going edge of the CLK with RAS low.
Enables row access & precharge.
RAS
Latches column addresses on the positive going edge of the CLK with CAS low.
Enables column access.
Column Address
Strobe
CAS
WE
Write Enable
Enables write operation and Row precharge.
Makes data output Hi-Z, tSHZ after the clock and masks the output.
Blocks data input when L(U)DQM active.
DQM,
Data Input/Output
Mask
L(U)DQM
LDQM corresponds to DQ0 ~ DQ7, UDQM corresponds to DQ8 ~ DQ15 .
Data inputs/outputs are multiplexed on the same pins.
DQ0-15
Data Input/Output
Power
Supply/Ground
VDD/VSS
Power Supply: +3.3V±0.3V/Ground.
Data Output
Power/Ground
VDDQ/VSSQ
NC/RFU
Provide isolated Power/Ground to DQs for improved noise immunity.
No Connection
PRELIMINARY (November, 2011, Version 0.8)
4
AMIC Technology, Corp.