5秒后页面跳转
A29010-70 PDF预览

A29010-70

更新时间: 2024-02-28 20:20:23
品牌 Logo 应用领域
联笙电子 - AMICC /
页数 文件大小 规格书
30页 289K
描述
128K X 8 Bit CMOS 5.0 Volt-only, Uniform Sector Flash Memory

A29010-70 数据手册

 浏览型号A29010-70的Datasheet PDF文件第4页浏览型号A29010-70的Datasheet PDF文件第5页浏览型号A29010-70的Datasheet PDF文件第6页浏览型号A29010-70的Datasheet PDF文件第8页浏览型号A29010-70的Datasheet PDF文件第9页浏览型号A29010-70的Datasheet PDF文件第10页 
A29010 Series  
Sector Protection/Unprotection  
Reading Array Data  
The hardware sector protection feature disables both  
program and erase operations in any sector. The hardware  
sector unprotection feature re-enables both program and  
erase operations in previously protected sectors.  
Sector protection/unprotection must be implemented using  
programming equipment. The procedure requires a high  
voltage (VID) on address pin A9 and the control pins.  
The device is shipped with all sectors unprotected.  
The device is automatically set to reading array data after  
device power-up. No commands are required to retrieve  
data. The device is also ready to read array data after  
completing an Embedded Program or Embedded Erase  
algorithm. After the device accepts an Erase Suspend  
command, the device enters the Erase Suspend mode. The  
system can read array data using the standard read timings,  
except that if it reads at an address within erase-suspended  
sectors, the device outputs status data. After completing a  
programming operation in the Erase Suspend mode, the  
system may once again read array data with the same  
exception. See "Erase Suspend/Erase Resume Commands"  
for more information on this mode.  
The system must issue the reset command to re-enable the  
device for reading array data if I/O5 goes high, or while in the  
autoselect mode. See the "Reset Command" section, next.  
See also "Requirements for Reading Array Data" in the  
"Device Bus Operations" section for more information. The  
Read Operations table provides the read parameters, and  
Read Operation Timings diagram shows the timing diagram.  
It is possible to determine whether a sector is protected or  
unprotected. See "Autoselect Mode" for details.  
Hardware Data Protection  
The requirement of command unlocking sequence for  
programming or erasing provides data protection against  
inadvertent writes (refer to the Command Definitions table).  
In addition, the following hardware data protection measures  
prevent accidental erasure or programming, which might  
otherwise be caused by spurious system level signals during  
VCC power-up transitions, or from system noise. The device is  
powered up to read array data to avoid accidentally writing  
data to the array.  
Reset Command  
Write Pulse "Glitch" Protection  
Writing the reset command to the device resets the device to  
reading array data. Address bits are don't care for this  
command. The reset command may be written between the  
sequence cycles in an erase command sequence before  
erasing begins. This resets the device to reading array data.  
Once erasure begins, however, the device ignores reset  
commands until the operation is complete.  
Noise pulses of less than 5ns (typical) on  
do not initiate a write cycle.  
,
or  
OE CE  
WE  
Logical Inhibit  
Write cycles are inhibited by holding any one of  
=VIL,  
OE  
CE  
The reset command may be written between the sequence  
= VIH or  
= VIH. To initiate a write cycle,  
and  
CE  
WE  
cycles in  
a
program command sequence before  
must be a logical zero while  
is a logical one.  
OE  
WE  
programming begins. This resets the device to reading array  
data (also applies to programming in Erase Suspend mode).  
Once programming begins, however, the device ignores  
reset commands until the operation is complete.  
The reset command may be written between the sequence  
cycles in an autoselect command sequence. Once in the  
autoselect mode, the reset command must be written to  
return to reading array data (also applies to autoselect during  
Erase Suspend).  
Power-Up Write Inhibit  
If  
=
= VIL and  
= VIH during power up, the  
OE  
WE  
device does not accept commands on the rising edge of  
. The internal state machine is automatically reset to  
CE  
WE  
reading array data on the initial power-up.  
Command Definitions  
If I/O5 goes high during a program or erase operation, writing  
the reset command returns the device to reading array data  
(also applies during Erase Suspend).  
Writing specific address and data commands or sequences  
into the command register initiates device operations. The  
Command Definitions table defines the valid register  
command sequences. Writing incorrect address and data  
values or writing them in the improper sequence resets the  
device to reading array data.  
All addresses are latched on the falling edge of  
or  
,
CE  
WE  
whichever happens later. All data is latched on the rising  
edge of or , whichever happens first. Refer to the  
WE  
CE  
appropriate timing diagrams in the "AC Characteristics"  
section.  
PRELIMINARY  
(August, 2001, Version 0.3)  
7
AMIC Technology, Inc.  

与A29010-70相关器件

型号 品牌 描述 获取价格 数据表
A29010-70F AMICC 暂无描述

获取价格

A29010-90 AMICC 128K X 8 Bit CMOS 5.0 Volt-only, Uniform Sector Flash Memory

获取价格

A29010-90F AMICC Flash, 128KX8, 90ns, PDIP32, LEAD FREE, PLASTIC, DIP-32

获取价格

A29010A-55F AMICC Flash, 128KX8, 55ns, PDIP32, DIP-32

获取价格

A29010A-55UF AMICC Flash, 128KX8, 55ns, PDIP32, DIP-32

获取价格

A29010AL-55UF AMICC Flash, 128KX8, 55ns, PQCC32, LCC-32

获取价格