5秒后页面跳转
A1415A-1PQG100C PDF预览

A1415A-1PQG100C

更新时间: 2024-02-08 01:57:11
品牌 Logo 应用领域
美高森美 - MICROSEMI 时钟可编程逻辑
页数 文件大小 规格书
90页 4430K
描述
Field Programmable Gate Array, 200 CLBs, 1500 Gates, 150MHz, CMOS, PQFP100, ROHS COMPLIANT, PLASTIC, QFP-100

A1415A-1PQG100C 技术参数

是否Rohs认证: 符合生命周期:Obsolete
包装说明:ROHS COMPLIANT, PLASTIC, QFP-100Reach Compliance Code:compliant
风险等级:5.81其他特性:MAX 80 I/OS
最大时钟频率:150 MHzCLB-Max的组合延迟:2.6 ns
JESD-30 代码:R-PQFP-G100JESD-609代码:e3
长度:20 mm湿度敏感等级:3
可配置逻辑块数量:200等效关口数量:1500
端子数量:100最高工作温度:70 °C
最低工作温度:组织:200 CLBS, 1500 GATES
封装主体材料:PLASTIC/EPOXY封装代码:QFP
封装形状:RECTANGULAR封装形式:FLATPACK
峰值回流温度(摄氏度):245可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY
认证状态:Not Qualified座面最大高度:3.4 mm
最大供电电压:5.25 V最小供电电压:4.75 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:MATTE TIN端子形式:GULL WING
端子节距:0.65 mm端子位置:QUAD
处于峰值回流温度下的最长时间:40宽度:14 mm
Base Number Matches:1

A1415A-1PQG100C 数据手册

 浏览型号A1415A-1PQG100C的Datasheet PDF文件第6页浏览型号A1415A-1PQG100C的Datasheet PDF文件第7页浏览型号A1415A-1PQG100C的Datasheet PDF文件第8页浏览型号A1415A-1PQG100C的Datasheet PDF文件第10页浏览型号A1415A-1PQG100C的Datasheet PDF文件第11页浏览型号A1415A-1PQG100C的Datasheet PDF文件第12页 
2 – Detailed Specifications  
This section of the datasheet is meant to familiarize the user with the architecture of the ACT 3 family of  
FPGA devices. A generic description of the family will be presented first, followed by a detailed  
description of the logic blocks, the routing structure, the antifuses, and the special function circuits. The  
on-chip circuitry required to program the devices is not covered.  
Topology  
The ACT 3 family architecture is composed of six key elements: Logic modules, I/O modules, I/O Pad  
Drivers, Routing Tracks, Clock Networks, and Programming and Test Circuits. The basic structure is  
similar for all devices in the family, differing only in the number of rows, columns, and I/Os. The array  
itself consists of alternating rows of modules and channels. The logic modules and channels are in the  
center of the array; the I/O modules are located along the array periphery. A simplified floor plan is  
depicted in Figure 2-1.  
An Array with n rows and m columns  
0
1
2
3
4
5
c–1  
c
c+1  
m m+1 m+2 m+3  
Columns  
Rows  
n+1  
Channels  
n+2  
IO IO IO IO IO IO  
Top I/Os  
IO IO IO CLKM  
n+1  
n
IO IO BIN S  
IO IO BIN S  
IO IO BIN S  
S
S
S
S
C
C
C
C
C
C
C
C
S
S
S
S
S
S
S
S
C
C
C
C
C
C
C
C
S
S
S
S
C
C
C
C
S
S
S
S
IO IO  
n
IO IO  
IO IO  
n–1  
n–1  
2
2
IO IO  
IO IO BIN S  
Left I/Os  
1
0
1
0
Right I/Os  
Bottom I/Os  
BIO IO IO IO IO IO  
IO IO IO IO IO IO  
Figure 2-1 • Generalized Floor Plan of ACT 3 Device  
Revision 3  
2-1  
 

与A1415A-1PQG100C相关器件

型号 品牌 描述 获取价格 数据表
A1415A-1PQG100I MICROSEMI Field Programmable Gate Array, 200 CLBs, 1500 Gates, 150MHz, CMOS, PQFP100, ROHS COMPLIANT

获取价格

A1415A-1PQG100M MICROSEMI Field Programmable Gate Array, 200 CLBs, 1500 Gates, 150MHz, CMOS, PQFP100, ROHS COMPLIANT

获取价格

A1415A-1VQ100B MICROSEMI Field Programmable Gate Array, 200 CLBs, 1500 Gates, 110MHz, CMOS, PQFP100, 1 MM HEIGHT, M

获取价格

A1415A-1VQ100C ETC Field Programmable Gate Array (FPGA)

获取价格

A1415A-1VQ100CX79 ACTEL Field Programmable Gate Array, 150MHz, 200-Cell, CMOS, PQFP100,

获取价格

A1415A-1VQ100I ETC Field Programmable Gate Array (FPGA)

获取价格