5秒后页面跳转
78P2343JAT-IGT/A07R PDF预览

78P2343JAT-IGT/A07R

更新时间: 2024-01-10 02:44:32
品牌 Logo 应用领域
东电化 - TDK /
页数 文件大小 规格书
37页 454K
描述
Digital Transmission Interface, E-3, PQFP100

78P2343JAT-IGT/A07R 技术参数

是否Rohs认证: 不符合生命周期:Transferred
Reach Compliance Code:unknown风险等级:5.92
运营商类型:E-3运营商类型(2):STS-1/OC-1
运营商类型(3):T-3(DS3)JESD-30 代码:S-PQFP-G100
端子数量:100最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:QFP封装等效代码:QFP100,.63SQ,20
封装形状:SQUARE封装形式:FLATPACK
电源:3.3 V认证状态:Not Qualified
子类别:Other Telecom ICs最大压摆率:380 mA
标称供电电压:3.3 V表面贴装:YES
温度等级:INDUSTRIAL端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD

78P2343JAT-IGT/A07R 数据手册

 浏览型号78P2343JAT-IGT/A07R的Datasheet PDF文件第1页浏览型号78P2343JAT-IGT/A07R的Datasheet PDF文件第3页浏览型号78P2343JAT-IGT/A07R的Datasheet PDF文件第4页浏览型号78P2343JAT-IGT/A07R的Datasheet PDF文件第5页浏览型号78P2343JAT-IGT/A07R的Datasheet PDF文件第6页浏览型号78P2343JAT-IGT/A07R的Datasheet PDF文件第7页 
78P2343JAT  
3-port E3/DS3/STS-1 LIU  
with Jitter Attenuator  
FUNCTIONAL DESCRIPTION  
The jitter tolerance of 78P2343JAT meets the  
requirements of ITU-T G.823 for E3 rates; the  
requirements of ITU-T G.824 and Telcordia GR-499  
(Cat I and II) for DS3 rates; and the requirements of  
Telcordia GR-253 for STS1 rates.  
With the Jitter Attenuator disabled, the jitter transfer  
function meets the requirements of GR-499 for  
Category II DS3 interfaces.  
The 78P2343JAT contains all the necessary  
transmit and receive circuitry for connection  
between E3, DS3, or STS-1 line interfaces and  
digital Framer/Mapper ICs.  
OPERATING RATE  
The Master Control Register (MSCR) determines  
which mode the device operates in according to the  
table below. The MSL0 pin is also provided for  
mode selection in applications without a serial  
control interface. Upon power-up or reset, the state  
of the MSL0 pin is sensed and mapped into the DS3  
and E3 register bits representing the appropriate  
mode of operation. After power-up/reset, the state of  
the MSL0 pin is ignored.  
When the Jitter Attenuator is enabled, the  
78P2343JAT meets the requirements of GR-499  
and GR-253 for all categories of DS3/STS1  
equipment and the ETSI TBR-24 requirements for  
E3 rates.  
standards,  
To check conformance with other  
please  
refer  
to  
the  
JITTER  
ATTENUATOR TRANSFER FUNCTION section for  
more detailed info.  
Standard  
MSL0 pin  
DS3 bit  
E3 bit  
RECEIVER MONITOR MODE  
E3  
L
H
Z
Z
0
1
0
1
1
0
0
1
DS3  
When in monitor mode, 20dB of flat gain is applied  
to the incoming signal before it is fed to the receive  
equalizer. This mode is controlled by the MON bit in  
the Mode Control Register.  
STS-1  
STS-1  
RECEIVER OPERATION  
SIGNAL DETECT  
The receiver input is either transformer-coupled or  
capacitor-coupled to the line signal. In applications  
where the highest performance and isolation are  
required, a 1:1 transformer is used in the receive  
path. In applications where isolation is provided  
elsewhere in the circuit, capacitor coupling can be  
used. The receiver input should be line terminated  
externally with a termination resistor.  
When the received signal is below a minimum  
threshold, the corresponding LOS signal (bit) is  
asserted. A time delay is provided before this output  
is active so that transient interruptions do not cause  
false indications. The LOS signal can also be used  
to trigger an interrupt on the INTRx pin when serial  
interface control is not available. This is controlled  
by setting the RXER bit in the Interrupt Control  
Register (INTC).  
Note: In DS3 or STS-1 mode, when LBO is not  
enabled, the transmitters have to be properly  
terminated to ensure reliable LOS detection. If a  
transmitter is not terminated, the resultant 2x signal  
is large enough to couple to the neighboring  
receivers through the ESD diodes, causing false  
Signal Detect indication.  
The AMI signal first enters an AGC, which has a  
selectable gain range setting. In normal operation,  
the AGC can compensate for signals with up to 6dB  
of flat loss. When Receiver Monitor Mode is  
enabled, the AGC can compensate for a DSX3  
monitor signal with 16 to 20 dB of flat loss. The  
signal then enters a high performance adaptive  
equalizer. The equalizer is designed to overcome  
inter-symbol interference caused by long cable  
lengths. Because the equalizer is adaptive, the  
circuit will work with all square-shaped signals such  
as DS3-high or 34.368 Mbit/s E3. The variable gain  
differential amplifier automatically controls the gain  
to maintain  
a
constant voltage level output  
regardless of the input voltage level.  
- 2 -  

与78P2343JAT-IGT/A07R相关器件

型号 品牌 描述 获取价格 数据表
78P2343JAT-IGT/A07R/F TERIDIAN Telecom IC, PQFP100,

获取价格

78P2343JAT-IGT/F TERIDIAN PCM Transceiver, 1-Func, PQFP100, LEAD FREE, LQFP-100

获取价格

78P2343JAT-IGT/F TDK PCM Transceiver, 1-Func, PQFP100, LEAD FREE, LQFP-100

获取价格

78P2343JAT-IGTR TERIDIAN 暂无描述

获取价格

78P2343JAT-IGTR TDK PCM Transceiver, 1-Func, PQFP100, LQFP-100

获取价格

78P2344-IEL TERIDIAN 4-port E3/DS3/STS-1 LIU with Jitter Attenuator

获取价格