5秒后页面跳转
74HCT4053D PDF预览

74HCT4053D

更新时间: 2024-02-05 06:35:07
品牌 Logo 应用领域
安世 - NEXPERIA PC光电二极管
页数 文件大小 规格书
27页 399K
描述
Triple 2-channel analog multiplexer/demultiplexerProduction

74HCT4053D 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Transferred包装说明:SOP, SOP16,.25
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:3.35
模拟集成电路 - 其他类型:SINGLE-ENDED MULTIPLEXERJESD-30 代码:R-PDSO-G16
湿度敏感等级:1标称负供电电压 (Vsup):
信道数量:1功能数量:3
端子数量:16标称断态隔离度:50 dB
通态电阻匹配规范:9 Ω最大通态电阻 (Ron):180 Ω
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP16,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):260
电源:5,GND/-5 V认证状态:Not Qualified
最大信号电流:0.025 A子类别:Multiplexer or Switches
最大供电电流 (Isup):0.16 mA标称供电电压 (Vsup):4.5 V
表面贴装:YES最长断开时间:44 ns
最长接通时间:48 ns切换:BREAK-BEFORE-MAKE
技术:CMOS温度等级:AUTOMOTIVE
端子面层:NICKEL/PALLADIUM/GOLD (NI/PD/AU)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30Base Number Matches:1

74HCT4053D 数据手册

 浏览型号74HCT4053D的Datasheet PDF文件第2页浏览型号74HCT4053D的Datasheet PDF文件第3页浏览型号74HCT4053D的Datasheet PDF文件第4页浏览型号74HCT4053D的Datasheet PDF文件第5页浏览型号74HCT4053D的Datasheet PDF文件第6页浏览型号74HCT4053D的Datasheet PDF文件第7页 
74HC4053; 74HCT4053  
Triple 2-channel analog multiplexer/demultiplexer  
Rev. 12 — 9 February 2023  
Product data sheet  
1. General description  
The 74HC4053; 74HCT4053 is a triple single-pole double-throw analog switch (3x SPDT) suitable  
for use in analog or digital 2:1 multiplexer/demultiplexer applications. Each switch features a digital  
select input (Sn), two independent inputs/outputs (nY0 and nY1) and a common input/output (nZ).  
A digital enable input (E) is common to all switches. When E is HIGH, the switches are turned off.  
Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to  
voltages in excess of VCC  
.
2. Features and benefits  
Wide analog input voltage range from -5 V to +5 V  
CMOS low power dissipation  
High noise immunity  
Latch-up performance exceeds 100 mA per JESD78 Class II Level B  
Complies with JEDEC standard:  
JESD8C (2.7 V to 3.6 V)  
JESD7A (2.0 V to 6.0 V)  
Low ON resistance:  
80 Ω (typical) at VCC - VEE = 4.5 V  
70 Ω (typical) at VCC - VEE = 6.0 V  
60 Ω (typical) at VCC - VEE = 9.0 V  
Logic level translation: to enable 5 V logic to communicate with ±5 V analog signals  
Typical ‘break before make’ built-in  
ESD protection:  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V  
CDM JESD22-C101E exceeds 1000 V  
Multiple package options  
Specified from -40 °C to +85 °C and -40 °C to +125 °C  
3. Applications  
Analog multiplexing and demultiplexing  
Digital multiplexing and demultiplexing  
Signal gating  
 
 
 

与74HCT4053D相关器件

型号 品牌 描述 获取价格 数据表
74HCT4053DB NXP Triple 2-channel analog multiplexer/demultiplexer

获取价格

74HCT4053D-Q100 NXP Triple 2-channel analog multiplexer/demultiplexer

获取价格

74HCT4053D-Q100 NEXPERIA Triple 2-channel analog multiplexer/demultiplexerProduction

获取价格

74HCT4053D-T ETC 2-Channel Analog Multiplexer

获取价格

74HCT4053FT TOSHIBA Triple SPDT(1:2)/Analog Multiplexer, TSSOP16B

获取价格

74HCT4053N NXP Triple 2-channel analog multiplexer/demultiplexer

获取价格