5秒后页面跳转
74F273SJ_NL PDF预览

74F273SJ_NL

更新时间: 2024-01-29 21:18:09
品牌 Logo 应用领域
罗彻斯特 - ROCHESTER 逻辑集成电路
页数 文件大小 规格书
7页 71K
描述
D Flip-Flop

74F273SJ_NL 技术参数

是否Rohs认证: 符合生命周期:Obsolete
包装说明:SOP, SOP20,.3Reach Compliance Code:compliant
风险等级:5.75JESD-30 代码:R-PDSO-G20
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:130000000 Hz
最大I(ol):0.02 A功能数量:8
端子数量:20最高工作温度:70 °C
最低工作温度:封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP20,.3
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
电源:5 V最大电源电流(ICC):56 mA
认证状态:Not Qualified子类别:FF/Latches
标称供电电压 (Vsup):5 V表面贴装:YES
技术:TTL温度等级:COMMERCIAL
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL触发器类型:POSITIVE EDGE
Base Number Matches:1

74F273SJ_NL 数据手册

 浏览型号74F273SJ_NL的Datasheet PDF文件第2页浏览型号74F273SJ_NL的Datasheet PDF文件第3页浏览型号74F273SJ_NL的Datasheet PDF文件第4页浏览型号74F273SJ_NL的Datasheet PDF文件第5页浏览型号74F273SJ_NL的Datasheet PDF文件第6页浏览型号74F273SJ_NL的Datasheet PDF文件第7页 
April 1988  
Revised September 2000  
74F273  
Octal D-Type Flip-Flop  
General Description  
Features  
Ideal buffer for MOS microprocessor or memory  
Eight edge-triggered D-type flip-flops  
Buffered common clock  
The 74F273 has eight edge-triggered D-type flip-flops with  
individual D inputs and Q outputs. The common buffered  
Clock (CP) and Master Reset (MR) inputs load and reset  
(clear) all flip-flops simultaneously.  
Buffered, asynchronous Master Reset  
See 74F377 for clock enable version  
See 74F373 for transparent latch version  
See 74F374 for 3-STATE version  
The register is fully edge-triggered. The state of each D  
input, one setup time before the LOW-to-HIGH clock transi-  
tion, is transferred to the corresponding flip-flop’s Q output.  
All outputs will be forced LOW independently of Clock or  
Data inputs by a LOW voltage level on the MR input. The  
device is useful for applications where the true output only  
is required and the Clock and Master Reset are common to  
all storage elements.  
Ordering Code:  
Order Number Package Number  
Package Description  
74F273SC  
74F273SJ  
74F273PC  
M20B  
M20D  
N20A  
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide  
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide  
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide  
Devices also available in Tape and Reel. Specify by appending the suffix letter Xto the ordering code.  
Logic Symbols  
Connection Diagram  
IEEE/IEC  
© 2000 Fairchild Semiconductor Corporation  
DS009511  
www.fairchildsemi.com  

与74F273SJ_NL相关器件

型号 品牌 描述 获取价格 数据表
74F273SJX ETC Octal D-Type Flip-Flop

获取价格

74F273SJX_NL FAIRCHILD 暂无描述

获取价格

74F273VC FAIRCHILD D Flip-Flop, F/FAST Series, 1-Func, Positive Edge Triggered, 8-Bit, True Output, TTL, PDSO

获取价格

74F275AI BOURNS General Purpose Inductor, 27uH, 10%, 1 Element, Iron-Core

获取价格

74F275AI-RC BOURNS High Q, high self-resonant frequency Varnish coated

获取价格

74F276AP BOURNS General Purpose Inductor, 2.7uH, 10%, 1 Element, Phenolic-Core

获取价格