5秒后页面跳转
71124S15Y PDF预览

71124S15Y

更新时间: 2024-01-14 14:18:31
品牌 Logo 应用领域
艾迪悌 - IDT 静态存储器光电二极管内存集成电路
页数 文件大小 规格书
8页 1119K
描述
Standard SRAM, 128KX8, 15ns, CMOS, PDSO32, 0.400 INCH, PLASTIC, SOJ-32

71124S15Y 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:SOJ包装说明:0.400 INCH, PLASTIC, SOJ-32
针数:32Reach Compliance Code:not_compliant
ECCN代码:3A991.B.2.BHTS代码:8542.32.00.41
风险等级:5.21最长访问时间:15 ns
I/O 类型:COMMONJESD-30 代码:R-PDSO-J32
JESD-609代码:e0长度:20.955 mm
内存密度:1048576 bit内存集成电路类型:STANDARD SRAM
内存宽度:8湿度敏感等级:3
功能数量:1端子数量:32
字数:131072 words字数代码:128000
工作模式:ASYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:128KX8
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:SOJ封装等效代码:SOJ32,.44
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
并行/串行:PARALLEL电源:5 V
认证状态:Not Qualified座面最大高度:3.683 mm
最大待机电流:0.01 A最小待机电流:4.5 V
子类别:SRAMs最大压摆率:0.155 mA
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn85Pb15)端子形式:J BEND
端子节距:1.27 mm端子位置:DUAL
宽度:10.16 mmBase Number Matches:1

71124S15Y 数据手册

 浏览型号71124S15Y的Datasheet PDF文件第2页浏览型号71124S15Y的Datasheet PDF文件第3页浏览型号71124S15Y的Datasheet PDF文件第4页浏览型号71124S15Y的Datasheet PDF文件第5页浏览型号71124S15Y的Datasheet PDF文件第6页浏览型号71124S15Y的Datasheet PDF文件第7页 
IDT71124  
CMOS Static RAM  
1 Meg (128K x 8-Bit)  
Revolutionary Pinout  
Description  
Features  
The IDT71124 is a 1,048,576-bit high-speed static RAM orga-  
nized as 128K x 8. It is fabricated using IDTs high-performance,  
high-reliability CMOS technology. This state-of-the-art technology,  
combined with innovative circuit design techniques, provides a cost-  
effective solution for high-speed memory needs. The JEDEC  
centerpower/GND pinout reduces noise generation and improves  
system performance.  
128K x 8 advanced high-speed CMOS static RAM  
JEDEC revolutionary pinout (center power/GND) for  
reduced noise.  
Equal access and cycle times  
– Commercial and Industrial: 12/15/20ns  
One Chip Select plus one Output Enable pin  
Bidirectional inputs and outputs directly TTL-compatible  
Low power consumption via chip deselect  
The IDT71124 has an output enable pin which operates as fast  
as 6ns, with address access times as fast as 12ns available. All  
bidirectional inputs and outputs of the IDT71124 are TTL-compatible  
and operation is from a single 5V supply. Fully static asynchronous  
circuitry is used; no clocks or refreshes are required for operation.  
The IDT71124 is packaged in a 32-pin 400 mil Plastic SOJ.  
Available in a 32-pin 400 mil Plastic SOJ.  
Functional Block Diagram  
A0  
1,048,576-BIT  
MEMORY ARRAY  
ADDRESS  
DECODER  
A16  
8
8
I/O0 - I/O7  
I/O CONTROL  
,
8
WE  
OE  
CS  
CONTROL  
LOGIC  
3514 drw 01  
2008  
OCTOBER  
1
©2000IntegratedDeviceTechnology,Inc.  
DSC-3514/10  

与71124S15Y相关器件

型号 品牌 获取价格 描述 数据表
71124S15Y8 IDT

获取价格

Standard SRAM, 128KX8, 15ns, CMOS, PDSO32, 0.400 INCH, PLASTIC, SOJ-32
71124S15YGI ROCHESTER

获取价格

128KX8 STANDARD SRAM, 15ns, PDSO32, 0.400 INCH, GREEN, PLASTIC, SOJ-32
71124S20Y8 IDT

获取价格

Standard SRAM, 128KX8, 20ns, CMOS, PDSO32, 0.400 INCH, PLASTIC, SOJ-32
71124S20YI IDT

获取价格

Standard SRAM, 128KX8, 20ns, CMOS, PDSO32, 0.400 INCH, PLASTIC, SOJ-32
71124S20YI8 IDT

获取价格

Standard SRAM, 128KX8, 20ns, CMOS, PDSO32, 0.400 INCH, PLASTIC, SOJ-32
71125 MOLEX

获取价格

Barrier Strip Terminal Block, 25A, 1 Row(s), 1 Deck(s)
7112-50 MOLEX

获取价格

Barrier Strip Terminal Block, 25A, 1 Row(s), 1 Deck(s)
71125-45-56 MOLEX

获取价格

Barrier Strip Terminal Block, 25A, 1 Row(s), 1 Deck(s)
71125-47 MOLEX

获取价格

Barrier Strip Terminal Block, 25A, 1 Row(s), 1 Deck(s)
71125-50 MOLEX

获取价格

暂无描述