5秒后页面跳转
5962-8409601VSA PDF预览

5962-8409601VSA

更新时间: 2024-02-23 07:50:54
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器逻辑集成电路输出元件
页数 文件大小 规格书
16页 531K
描述
OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

5962-8409601VSA 技术参数

生命周期:Obsolete零件包装代码:DFP
包装说明:DFP,针数:20
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.31系列:HC/UH
JESD-30 代码:R-XDFP-F20长度:12.955 mm
逻辑集成电路类型:BUS DRIVER位数:4
功能数量:2端口数量:2
端子数量:20最高工作温度:125 °C
最低工作温度:-55 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:UNSPECIFIED
封装代码:DFP封装形状:RECTANGULAR
封装形式:FLATPACK传播延迟(tpd):170 ns
认证状态:Not Qualified筛选级别:MIL-PRF-38535 Class V
座面最大高度:2.16 mm最大供电电压 (Vsup):6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):4.5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子形式:FLAT
端子节距:1.27 mm端子位置:DUAL
宽度:7.115 mmBase Number Matches:1

5962-8409601VSA 数据手册

 浏览型号5962-8409601VSA的Datasheet PDF文件第2页浏览型号5962-8409601VSA的Datasheet PDF文件第3页浏览型号5962-8409601VSA的Datasheet PDF文件第4页浏览型号5962-8409601VSA的Datasheet PDF文件第6页浏览型号5962-8409601VSA的Datasheet PDF文件第7页浏览型号5962-8409601VSA的Datasheet PDF文件第8页 
SN54HC244, SN74HC244  
OCTAL BUFFERS AND LINE DRIVERS  
WITH 3-STATE OUTPUTS  
SCLS130D – DECEMBER 1982 – REVISED AUGUST 2003  
PARAMETER MEASUREMENT INFORMATION  
V
CC  
PARAMETER  
R
C
L
S1  
S2  
L
50 pF  
or  
150 pF  
t
S1  
S2  
Open  
Closed  
Closed  
Open  
PZH  
Test  
Point  
t
t
1 kΩ  
1 kΩ  
en  
R
L
t
From Output  
Under Test  
PZL  
t
t
Open  
Closed  
Open  
PHZ  
PLZ  
50 pF  
C
dis  
L
Closed  
(see Note A)  
50 pF  
or  
150 pF  
t
or t  
––  
Open  
Open  
pd  
t
LOAD CIRCUIT  
V
CC  
Input  
50%  
50%  
0 V  
t
t
PLH  
PHL  
90%  
V
V
OH  
In-Phase  
Output  
90%  
50%  
10%  
50%  
10%  
OL  
t
Output  
Control  
(Low-Level  
Enabling)  
t
r
f
f
V
CC  
t
t
PLH  
PHL  
90%  
50%  
50%  
V
V
OH  
90%  
t
0 V  
Out-of-Phase  
Output  
50%  
10%  
50%  
10%  
t
t
PLZ  
PZL  
OL  
t
V  
CC  
V  
CC  
r
Output  
Waveform 1  
(See Note B)  
50%  
VOLTAGE WAVEFORMS  
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES  
10%  
V
OL  
OH  
t
t
PZH  
PHZ  
V
CC  
V
Output  
Waveform 2  
(See Note B)  
90%  
t
90%  
90%  
Input  
50%  
10%  
50%  
10%  
50%  
0 V  
0 V  
t
r
f
VOLTAGE WAVEFORM  
INPUT RISE AND FALL TIMES  
VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS  
NOTES: A.  
C includes probe and test-fixture capacitance.  
L
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.  
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following  
characteristics: PRR 1 MHz, Z = 50 , t = 6 ns, t = 6 ns.  
O
r
f
D. The outputs are measured one at a time with one input transition per measurement.  
E.  
F.  
G.  
t
t
t
and t  
and t  
and t  
are the same as t  
are the same as t  
are the same as t  
.
dis  
en  
.
pd  
PLZ  
PZL  
PLH  
PHZ  
PZH  
PHL  
.
Figure 1. Load Circuit and Voltage Waveforms  
5
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与5962-8409601VSA相关器件

型号 品牌 描述 获取价格 数据表
5962-8409601VXA ETC Buffer/Driver

获取价格

5962-8409601VXC ETC Buffer/Driver

获取价格

5962-8409801CA TI HC/UH SERIES, HEX 1-INPUT INVERT GATE, CDIP14

获取价格

5962-8409801CX TI HC/UH SERIES, HEX 1-INPUT INVERT GATE, CDIP14

获取价格

5962-8409801VCA TI HEX INVERTERS

获取价格

5962-8409801VDA TI HEX INVERTERS

获取价格