5秒后页面跳转
5962-01-295-0960 PDF预览

5962-01-295-0960

更新时间: 2024-01-16 16:44:06
品牌 Logo 应用领域
艾迪悌 - IDT 时钟先进先出芯片内存集成电路
页数 文件大小 规格书
9页 90K
描述
FIFO, 64X4, Asynchronous, CMOS, CDIP16

5962-01-295-0960 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:ObsoleteReach Compliance Code:not_compliant
ECCN代码:EAR99HTS代码:8542.32.00.71
风险等级:5.92最大时钟频率 (fCLK):10 MHz
JESD-30 代码:R-XDIP-T16JESD-609代码:e0
内存集成电路类型:OTHER FIFO内存宽度:4
端子数量:16字数:64 words
字数代码:64工作模式:ASYNCHRONOUS
最高工作温度:125 °C最低工作温度:-55 °C
组织:64X4封装主体材料:CERAMIC
封装代码:DIP封装等效代码:DIP16,.3
封装形状:RECTANGULAR封装形式:IN-LINE
峰值回流温度(摄氏度):225电源:5 V
认证状态:Not Qualified筛选级别:38535Q/M;38534H;883B
子类别:FIFOs最大压摆率:0.045 mA
标称供电电压 (Vsup):5 V表面贴装:NO
技术:CMOS温度等级:MILITARY
端子面层:TIN LEAD端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30Base Number Matches:1

5962-01-295-0960 数据手册

 浏览型号5962-01-295-0960的Datasheet PDF文件第1页浏览型号5962-01-295-0960的Datasheet PDF文件第2页浏览型号5962-01-295-0960的Datasheet PDF文件第3页浏览型号5962-01-295-0960的Datasheet PDF文件第5页浏览型号5962-01-295-0960的Datasheet PDF文件第6页浏览型号5962-01-295-0960的Datasheet PDF文件第7页 
IDT72401/72403  
CMOS PARALLEL FIFO 64 x 4, 64 x 5  
MILITARY AND COMMERCIAL  
TEMPERATURE RANGES  
ALLINPUTPULSES:  
ACTESTCONDITIONS  
InputPulseLevels  
GND to 3.0V  
3ns  
3.0V  
90%  
90%  
10%  
InputRise/FallTimes  
InputTimingReferenceLevels  
OutputReferenceLevels  
OutputLoad  
10%  
1.5V  
GND  
1.5V  
<3ns  
<3ns  
2747 drw 04  
SeeFigure1  
5V  
1.1KΩ  
CAPACITANCE  
OUTPUT  
30pF*  
(TA = +25°C, f = 1.0MHz)  
560Ω  
Symbol  
CIN  
Parameter  
Conditions  
VIN = 0V  
Max.  
5
Unit  
pF  
InputCapacitance  
OutputCapacitance  
2747 drw 05  
COUT  
VOUT = 0V  
7
pF  
NOTE:  
1. Characterized values, not currently tested.  
orequivalentcircuit  
Figure 1. AC Test Load  
*Includingscopeandjig  
INPUT READY (IR)  
SIGNALDESCRIPTIONS  
WhenInputReadyisHIGH,theFIFOisreadyfornewinputdatatobewritten  
toit.WhenIRisLOWtheFIFOisunavailablefornewinputdata. IRisalsoused  
to cascade many FlFOs together, as shown in Figures 10 and 11.  
INPUTS:  
DATA INPUT (D0-3)  
Data input lines. The IDT72401 and IDT72403 have a 4-bit data input.  
OUTPUTREADY(OR)  
WhenOutputReadyisHIGH,theoutput(Q0-3)containsvaliddata. When  
OR is LOW, the FIFO is unavailable for new output data. OR is also used to  
cascade many FlFOs together, as shown in Figures 10 and 11.  
CONTROLS:  
SHIFT IN (SI)  
ShiftIncontrolstheinputofthedataintotheFIFO. WhenSIisHIGH,data  
can be written to the FIFO via the D0-3 lines.  
OUTPUT ENABLE (OE) (IDT72403 ONLY)  
Output enable is used to read FIFO data onto a bus. OE is active LOW.  
SHIFT OUT (SO)  
ShiftOutcontrolstheoutputofdataoftheFIFO. WhenSOisHIGH,datacan  
be read from the FIFO via the Data Output (Q0-3) lines.  
OUTPUTS:  
DATAOUTPUT(Q0-3)  
DataOutputlines.TheIDT72401andIDT72403havea4-bitdataoutput.  
MASTER RESET (MR)  
MasterResetclearstheFIFOofanydatastoredwithin. Uponpowerup,the  
FIFO should be cleared with a MR. MR is active LOW.  
4

与5962-01-295-0960相关器件

型号 品牌 描述 获取价格 数据表
5962-01-297-9995 RENESAS FF/Latch

获取价格

5962-01-298-2149 FAIRCHILD NAND Gate, TTL, CDIP14,

获取价格

5962-01-300-3785 TI IC IC,SHIFT REGISTER,HCT-CMOS,DIP,20PIN,CERAMIC, Shift Register

获取价格

5962-01-300-5718 RENESAS IC,SRAM,2KX8,CMOS,DIP,24PIN,CERAMIC

获取价格

5962-01-302-2296 IDT Bus Driver/Transceiver, 1-Func, 8-Bit, True Output, CMOS, PDIP20

获取价格

5962-01-302-3953 MICROCHIP Programmable Logic Device

获取价格