5秒后页面跳转
2305-1DC PDF预览

2305-1DC

更新时间: 2024-01-19 03:08:42
品牌 Logo 应用领域
艾迪悌 - IDT RC网络时钟
页数 文件大小 规格书
12页 186K
描述
3.3V ZERO DELAY CLOCK BUFFER No external RC network required

2305-1DC 技术参数

是否Rohs认证:不符合生命周期:Obsolete
零件包装代码:SOIC包装说明:SOIC-8
针数:8Reach Compliance Code:not_compliant
HTS代码:8542.39.00.01风险等级:5
Is Samacsys:N系列:2305
输入调节:STANDARDJESD-30 代码:R-PDSO-G8
JESD-609代码:e0长度:4.9 mm
逻辑集成电路类型:PLL BASED CLOCK DRIVER最大I(ol):0.012 A
湿度敏感等级:1功能数量:1
反相输出次数:端子数量:8
实输出次数:4最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP8,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):NOT SPECIFIED
电源:3.3 V传播延迟(tpd):0.35 ns
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.25 ns
座面最大高度:1.75 mm子类别:Clock Drivers
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:3.9 mm最小 fmax:133 MHz
Base Number Matches:1

2305-1DC 数据手册

 浏览型号2305-1DC的Datasheet PDF文件第3页浏览型号2305-1DC的Datasheet PDF文件第4页浏览型号2305-1DC的Datasheet PDF文件第5页浏览型号2305-1DC的Datasheet PDF文件第7页浏览型号2305-1DC的Datasheet PDF文件第8页浏览型号2305-1DC的Datasheet PDF文件第9页 
IDT2305  
3.3VZERODELAYCLOCKBUFFER  
COMMERCIALANDINDUSTRIALTEMPERATURERANGES  
ZERO DELAY AND SKEW CONTROL  
All outputs should be uniformly loaded in order to achieve Zero I/O Delay. Since the CLKOUT pin is the internal feedback for the PLL, its relative  
loading can affect and adjust the input/output delay. The Output Load Difference diagram illustrates the PLL's relative loading with respect to the other  
outputs that can adjust the Input-Output (I/O) Delay.  
For designs utilizing zero I/O Delay, all outputs including CLKOUT must be equally loaded. Even if the output is not used, it must have a capacitive  
load equaltothatontheotheroutputsinordertoobtaintruezeroI/ODelay. IfI/ODelayadjustmentsareneeded, usetheOutputLoadDifferencediagram  
to calculate loading differences between the CLKOUT pin and other outputs. For zero output-to-output skew, all outputs must be loaded equally.  
REF TO CLKA/CLKB RELAY vs. OUTPUT LOAD DIFFERENCE BETWEEN CLKOUT PIN AND CLKA/CLKB PINS  
1500  
1000  
500  
0
-30  
-25  
-20  
-10  
0
5
30  
-15  
-5  
10  
15  
20  
25  
-500  
-1000  
-1500  
OUTPUT LOAD DIFFERENCE BETWEEN CLKOUT PIN AND CLKA/CLKB PINS (pF)  
6

与2305-1DC相关器件

型号 品牌 描述 获取价格 数据表
2305-1DC8 IDT PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8

获取价格

2305-1DCG IDT 3.3V ZERO DELAY CLOCK BUFFER No external RC network required

获取价格

2305-1DCGI IDT 3.3V ZERO DELAY CLOCK BUFFER No external RC network required

获取价格

2305-1DCI IDT 3.3V ZERO DELAY CLOCK BUFFER No external RC network required

获取价格

2305-1HDC IDT 3.3V ZERO DELAY CLOCK BUFFER No external RC network required

获取价格

2305-1HDC8 IDT PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8

获取价格