5秒后页面跳转
10AX032E3F27E2LG PDF预览

10AX032E3F27E2LG

更新时间: 2024-02-14 19:58:22
品牌 Logo 应用领域
英特尔 - INTEL 可编程逻辑
页数 文件大小 规格书
110页 1391K
描述
Field Programmable Gate Array, 320000-Cell, CMOS, PBGA672, 27 X 27 MM, ROHS COMPLIANT, FBGA-672

10AX032E3F27E2LG 技术参数

是否Rohs认证:符合生命周期:Active
包装说明:27 X 27 MM, ROHS COMPLIANT, FBGA-672Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.38
Is Samacsys:NJESD-30 代码:S-PBGA-B672
长度:27 mm输入次数:240
逻辑单元数量:320000输出次数:240
端子数量:672最高工作温度:100 °C
最低工作温度:封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装等效代码:BGA672,26X26,40
封装形状:SQUARE封装形式:GRID ARRAY
峰值回流温度(摄氏度):NOT SPECIFIED电源:0.9 V
可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY认证状态:Not Qualified
座面最大高度:3.25 mm子类别:Field Programmable Gate Arrays
最大供电电压:0.93 V最小供电电压:0.87 V
标称供电电压:0.9 V表面贴装:YES
技术:CMOS温度等级:OTHER
端子形式:BALL端子节距:1 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:27 mmBase Number Matches:1

10AX032E3F27E2LG 数据手册

 浏览型号10AX032E3F27E2LG的Datasheet PDF文件第1页浏览型号10AX032E3F27E2LG的Datasheet PDF文件第2页浏览型号10AX032E3F27E2LG的Datasheet PDF文件第4页浏览型号10AX032E3F27E2LG的Datasheet PDF文件第5页浏览型号10AX032E3F27E2LG的Datasheet PDF文件第6页浏览型号10AX032E3F27E2LG的Datasheet PDF文件第7页 
A10-DATASHEET  
2015.12.31  
3
Maximum Allowed Overshoot and Undershoot Voltage  
Symbol  
Description  
HPS I/O pre-driver power supply  
HPS PLL power supply  
Condition  
Minimum  
–0.50  
–0.50  
–25  
Maximum  
2.46  
Unit  
V
VCCIOREF_HPS  
VCCPLL_HPS  
IOUT  
2.46  
V
DC output current per pin  
25  
mA  
°C  
°C  
TJ  
Operating junction temperature  
Storage temperature (no bias)  
–55  
125  
TSTG  
–65  
150  
Maximum Allowed Overshoot and Undershoot Voltage  
During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to –2.0 V for input currents less than  
100 mA and periods shorter than 20 ns.  
The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to  
100% duty cycle.  
For example, a signal that overshoots to 2.70 V for LVDS I/O can only be at 2.70 V for ~4% over the lifetime of the device.  
Table 2: Maximum Allowed Overshoot During Transitions for Arria 10 Devices—Preliminary  
This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The LVDS I/O  
values are applicable to the VREFP_ADCand VREFN_ADCI/O pins.  
Condition (V)  
Symbol  
Description  
Overshoot Duration as % at TJ = 100°C  
Unit  
LVDS I/O (2)  
2.50  
3 V I/O  
3.80  
100  
%
%
%
%
%
%
2.55  
3.85  
42  
2.60  
3.90  
18  
Vi (AC)  
AC input voltage  
2.65  
3.95  
9
2.70  
4.00  
4
> 2.70  
> 4.00  
No overshoot allowed  
(2)  
The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os.  
Arria 10 Device Datasheet  
Send Feedback  
Altera Corporation  

与10AX032E3F27E2LG相关器件

型号 品牌 描述 获取价格 数据表
10AX032E3F27I2SG INTEL Field Programmable Gate Array, 320000-Cell, CMOS, PBGA672, 27 X 27 MM, ROHS COMPLIANT, FBG

获取价格

10AX032E3F29E2SG INTEL Field Programmable Gate Array, 320000-Cell, CMOS, PBGA780, 29 X 29 MM, ROHS COMPLIANT, FBG

获取价格

10AX032E3F29I2SG INTEL Field Programmable Gate Array, 320000-Cell, CMOS, PBGA780, 29 X 29 MM, ROHS COMPLIANT, FBG

获取价格

10AX032E4F29I3LG INTEL Field Programmable Gate Array, 320000-Cell, CMOS, PBGA780, 29 X 29 MM, ROHS COMPLIANT, FBG

获取价格

10AX032H2F34I2SG INTEL Field Programmable Gate Array, 320000-Cell, CMOS, PBGA1152, 35 X 35 MM, ROHS COMPLIANT, FB

获取价格

10AX032H3F34E2SG INTEL Field Programmable Gate Array, 320000-Cell, CMOS, PBGA1152, 35 X 35 MM, ROHS COMPLIANT, FB

获取价格