5秒后页面跳转
Z16C32SL PDF预览

Z16C32SL

更新时间: 2024-01-25 07:39:35
品牌 Logo 应用领域
ZILOG 控制器
页数 文件大小 规格书
22页 96K
描述
IUSC⑩ INTEGRATED UNIVERSAL SERIAL CONTROLLER

Z16C32SL 数据手册

 浏览型号Z16C32SL的Datasheet PDF文件第2页浏览型号Z16C32SL的Datasheet PDF文件第3页浏览型号Z16C32SL的Datasheet PDF文件第4页浏览型号Z16C32SL的Datasheet PDF文件第5页浏览型号Z16C32SL的Datasheet PDF文件第6页浏览型号Z16C32SL的Datasheet PDF文件第7页 
PRELIMINARY CUSTOMER PROCUREMENT SPECIFICATION  
1
Z16C32 SL1660 ONLY  
1
IUSC INTEGRATED UNIVERSAL  
SERIAL CONTROLLER  
GENERAL DESCRIPTION  
The IUSC (Integrated Universal Serial Controller) is a sin-  
gle-channel multple protocol data communications device  
with on-chip dual-channel DMA. The integration of a high-  
speed serial communications channel with a high perfor-  
mance DMA facilitates higher data throughput than is pos-  
sible with discrete serial/DMA chip combinations. The buff-  
er chaining capabilities combined with features like  
character counters, frame status block and buffer termina-  
tion at the end of the frame facilitate sophisticated buffer  
management that can significantly reduce CPU overhead.  
character counters, and 32-byte FIFOs for both the receiv-  
er and transmitter.  
The IUSC handles asynchronous formats, synchronous  
byte-oriented formats (e.g., BISYNC), and synchronous  
bit-oriented formats such as HDLC. This device supports  
virtually any serial data transfer application.  
The IUSC can generate, and check CRC in any synchro-  
nous mode and is programmed to check data integrity in  
various modes. Access to the CRC value allows system  
software to resend or manipulate it as needed in various  
applications. The IUSC also has facilities for modem con-  
trols. In applications where these controls are not needed,  
the modem controls can be used for general-purpose I/O.  
The IUSC is software configurable to satisfy a wide variety  
of serial communications applications. Offered at 20  
Mbit/sec, its fast data transfer rate and multiple protocol  
support make it ideal for applications in todays dynamic  
environment of changing specifications and ever increas-  
ing speed. The many programmable features allow the  
user to tune the device response to meet system require-  
ments and adapt to future changes with software instead  
of redesigning hardware.  
Interrupts are supported by a daisy-chain hierarchy within  
the serial channel and between the serial channel and the  
DMA.  
Support tools are available to aid the designer in efficiently  
programming the IUSC. The Technical Manual describes  
in detail all features presented in this Product Specification  
The on-chip DMA channels allow high-speed data trans-  
fers for both the receiver and the transmitter. The device  
supports automatic status transfer through DMA and al-  
lows device initialization under DMA control. Each DMA  
channel can transfer data words in as little as three 50 ns  
clock cycles and can generate addresses compatible with  
32-, 24- or 16-bit memory ranges. The DMA channels may  
operate in any of four modes: single buffer, pipelined, ar-  
ray-chained, or linked-list. The array-chained and linked-  
list modes reduce the problems with segmentation and re-  
assembly of messages in systems. To prevent the DMA  
from holding bus mastership too long, mastership time  
may be limited by counting the absolute number of clock  
cycles, the number of bus transactions, or both.  
and gives programming sequence hints. The EPM man-  
ual (Electronic Programmers Manual) is an MS-DOS, disk-  
based programming initialization tool, used in conjunction  
with the Technical Manual. Also, there are assorted appli-  
cation notes and development boards to assist the design-  
er in hardware/software development.  
Notes: All signals with a preceding front slash, "/", are  
active Low. For example, B//W (WORD is active Low);  
/B/W (BYTE is active Low, only).  
Power connections follow conventional descriptions  
below:  
Connection  
Power  
Circuit  
Device  
The CPU bus interface is designed for use with any con-  
ventional multiplexed or non-multiplexed bus. The device  
contains a variety of sophisticated internal functions includ-  
ing two baud rate generators, a digital phase-locked loop,  
V
V
V
CC  
DD  
SS  
Ground  
GND  
CP97HHS0100  
P R E L I M I N A R Y  
1-1  

与Z16C32SL相关器件

型号 品牌 获取价格 描述 数据表
Z16C32SL1660 ZILOG

获取价格

IUSC⑩ INTEGRATED UNIVERSAL SERIAL CONTROLLER
Z16C32VSC1660 ETC

获取价格

Communications Controller
Z16C35 ZILOG

获取价格

CMOS ISCC INTEGRATED SERIAL COMMUNICATIONS CONTROLLER
Z16C3510FEC ZILOG

获取价格

CMOS ISCC INTEGRATED SERIAL COMMUNICATIONS CONTROLLER
Z16C3510FED ZILOG

获取价格

CMOS ISCC INTEGRATED SERIAL COMMUNICATIONS CONTROLLER
Z16C3510FEE ZILOG

获取价格

CMOS ISCC INTEGRATED SERIAL COMMUNICATIONS CONTROLLER
Z16C3510FSC ZILOG

获取价格

CMOS ISCC INTEGRATED SERIAL COMMUNICATIONS CONTROLLER
Z16C3510FSD ZILOG

获取价格

CMOS ISCC INTEGRATED SERIAL COMMUNICATIONS CONTROLLER
Z16C3510FSE ZILOG

获取价格

CMOS ISCC INTEGRATED SERIAL COMMUNICATIONS CONTROLLER
Z16C3510GEC ZILOG

获取价格

CMOS ISCC INTEGRATED SERIAL COMMUNICATIONS CONTROLLER