5秒后页面跳转
XR68M752IL32-F PDF预览

XR68M752IL32-F

更新时间: 2024-01-16 14:35:55
品牌 Logo 应用领域
艾科嘉 - EXAR 通信时钟数据传输外围集成电路
页数 文件大小 规格书
54页 581K
描述
Serial I/O Controller, 2 Channel(s), 2MBps, CMOS, 5 X 5 MM, 0.90 MM HEIGHT, GREEN, QFN-32

XR68M752IL32-F 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:HVQCCN,Reach Compliance Code:compliant
HTS代码:8542.31.00.01风险等级:5.76
其他特性:ALSO OPERATES AT 1.8V OR 2.5V SUPPLY地址总线宽度:3
边界扫描:NO最大时钟频率:64 MHz
通信协议:ASYNC, BIT最大数据传输速率:2 MBps
外部数据总线宽度:8JESD-30 代码:S-XQCC-N32
JESD-609代码:e3长度:5 mm
低功率模式:YES湿度敏感等级:2
串行 I/O 数:2端子数量:32
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装形状:SQUARE封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度):260认证状态:Not Qualified
座面最大高度:1 mm最大供电电压:3.63 V
最小供电电压:2.97 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Matte Tin (Sn)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:5 mmuPs/uCs/外围集成电路类型:SERIAL IO/COMMUNICATION CONTROLLER, SERIAL

XR68M752IL32-F 数据手册

 浏览型号XR68M752IL32-F的Datasheet PDF文件第48页浏览型号XR68M752IL32-F的Datasheet PDF文件第49页浏览型号XR68M752IL32-F的Datasheet PDF文件第50页浏览型号XR68M752IL32-F的Datasheet PDF文件第51页浏览型号XR68M752IL32-F的Datasheet PDF文件第52页浏览型号XR68M752IL32-F的Datasheet PDF文件第54页 
XR16M752/XR68M752  
REV. 1.1.1  
HIGH PERFORMANCE DUART WITH 64-BYTE FIFO  
TABLE OF CONTENTS  
GENERAL DESCRIPTION................................................................................................ 1  
APPLICATIONS .............................................................................................................................................. 1  
FEATURES.................................................................................................................................................... 1  
FIGURE 1. XR16M752 BLOCK DIAGRAM .......................................................................................................................................... 1  
FIGURE 2. PIN OUT ASSIGNMENT - TQFP AND QFN PACKAGES ....................................................................................................... 2  
FIGURE 3. PIN OUT ASSIGNMENT - STBGA PACKAGE ...................................................................................................................... 3  
ORDERING INFORMATION ............................................................................................................................... 3  
PIN DESCRIPTIONS ........................................................................................................ 4  
1.0 PRODUCT DESCRIPTION ...................................................................................................................... 9  
2.0 FUNCTIONAL DESCRIPTIONS ............................................................................................................ 10  
2.1 CPU INTERFACE .............................................................................................................................................. 10  
FIGURE 4. XR16M752/XR68M752 DATA BUS INTERCONNECTIONS................................................................................................ 10  
2.2 DEVICE RESET................................................................................................................................................. 11  
2.3 CHANNEL A AND B SELECTION .................................................................................................................... 11  
TABLE 1: CHANNEL A AND B SELECT IN 16 MODE .......................................................................................................................... 11  
TABLE 2: CHANNEL A AND B SELECT IN 68 MODE .......................................................................................................................... 11  
2.4 CHANNEL A AND B INTERNAL REGISTERS................................................................................................. 11  
2.5 DMA MODE ....................................................................................................................................................... 12  
TABLE 3: TXRDY# AND RXRDY# OUTPUTS IN FIFO AND DMA MODE ........................................................................................... 12  
2.6 INTA AND INTB OUTPUTS............................................................................................................................... 12  
TABLE 4: INTA AND INTB PINS OPERATION FOR TRANSMITTER ...................................................................................................... 12  
TABLE 5: INTA AND INTB PIN OPERATION FOR RECEIVER ............................................................................................................. 12  
2.7 CRYSTAL OSCILLATOR OR EXTERNAL CLOCK INPUT.............................................................................. 13  
FIGURE 5. TYPICAL OSCILLATOR CONNECTIONS............................................................................................................................... 13  
2.8 PROGRAMMABLE BAUD RATE GENERATOR WITH FRACTIONAL DIVISOR ........................................... 13  
FIGURE 6. BAUD RATE GENERATOR ............................................................................................................................................... 14  
TABLE 6: TYPICAL DATA RATES WITH A 24 MHZ CRYSTAL OR EXTERNAL CLOCK AT 16X SAMPLING ................................................... 15  
2.9 TRANSMITTER.................................................................................................................................................. 15  
2.9.1 TRANSMIT HOLDING REGISTER (THR) - WRITE ONLY........................................................................................... 16  
2.9.2 TRANSMITTER OPERATION IN NON-FIFO MODE.................................................................................................... 16  
FIGURE 7. TRANSMITTER OPERATION IN NON-FIFO MODE .............................................................................................................. 16  
2.9.3 TRANSMITTER OPERATION IN FIFO MODE ............................................................................................................. 16  
FIGURE 8. TRANSMITTER OPERATION IN FIFO AND FLOW CONTROL MODE ..................................................................................... 16  
2.10 RECEIVER....................................................................................................................................................... 17  
2.10.1 RECEIVE HOLDING REGISTER (RHR) - READ-ONLY ............................................................................................ 17  
FIGURE 9. RECEIVER OPERATION IN NON-FIFO MODE.................................................................................................................... 17  
FIGURE 10. RECEIVER OPERATION IN FIFO AND AUTO RTS FLOW CONTROL MODE ....................................................................... 18  
2.11 AUTO RTS (HARDWARE) FLOW CONTROL................................................................................................ 18  
2.12 AUTO RTS HALT AND RESUME .................................................................................................................. 18  
2.13 AUTO RS485 HALF-DUPLEX CONTROL ..................................................................................................... 18  
2.14 AUTO CTS FLOW CONTROL........................................................................................................................ 19  
FIGURE 11. AUTO RTS AND CTS FLOW CONTROL OPERATION....................................................................................................... 19  
2.15 AUTO XON/XOFF (SOFTWARE) FLOW CONTROL...................................................................................... 20  
2.16 SPECIAL CHARACTER DETECT.................................................................................................................. 20  
2.17 INFRARED MODE........................................................................................................................................... 20  
FIGURE 12. INFRARED TRANSMIT DATA ENCODING AND RECEIVE DATA DECODING.......................................................................... 21  
2.18 SLEEP MODE WITH WAKE-UP INDICATOR AND POWERSAVE FEATURE ........................................... 22  
2.19 SLEEP MODE WITH AUTO WAKE-UP .......................................................................................................... 22  
2.19.1 POWERSAVE FEATURE (49-PIN STBGA PACAKGE ONLY) ................................................................................. 22  
2.20 INTERNAL LOOPBACK................................................................................................................................. 23  
FIGURE 13. INTERNAL LOOP BACK IN CHANNEL A AND B ................................................................................................................ 23  
3.0 UART INTERNAL REGISTERS............................................................................................................. 24  
TABLE 7: UART CHANNEL A AND B UART INTERNAL REGISTERS ...................................................................................... 24  
TABLE 8: INTERNAL REGISTERS DESCRIPTION. SHADED BITS ARE ENABLED WHEN EFR BIT-4=1 ......................................... 25  
4.0 INTERNAL REGISTER DESCRIPTIONS.............................................................................................. 26  
4.1 RECEIVE HOLDING REGISTER (RHR) - READ- ONLY.................................................................................. 26  
4.2 TRANSMIT HOLDING REGISTER (THR) - WRITE-ONLY ............................................................................... 26  
4.3 INTERRUPT ENABLE REGISTER (IER) - READ/WRITE ................................................................................ 26  
4.3.1 IER VERSUS RECEIVE FIFO INTERRUPT MODE OPERATION ............................................................................... 26  
I

XR68M752IL32-F 替代型号

型号 品牌 替代类型 描述 数据表
TL16C752CRHBRG4 TI

功能相似

DUAL UART WITH 64-BYTE FIFO
TL16C2550RHBRG4 TI

功能相似

1.8-V to 5-V DUAL UART WITH 16-BYTE FIFOS
TL16C2550RHBR TI

功能相似

1.8-V to 5-V DUAL UART WITH 16-BYTE FIFOS

与XR68M752IL32-F相关器件

型号 品牌 获取价格 描述 数据表
XR68M752IL32TR-F EXAR

获取价格

IC UART FIFO 64B DUAL 32QFN
XR68M752IM48 EXAR

获取价格

HIGH PERFORMANCE DUART WITH 64-BYTE FIFO
XR68M752IM48-F EXAR

获取价格

Serial I/O Controller, 2 Channel(s), 2MBps, CMOS, PQFP48, 7 X 7 MM, 1 MM HEIGHT, GREEN, TQ
XR68M752IM48TR-F EXAR

获取价格

IC UART FIFO 64B DUAL 48TQFP
XR7090AA-BC-0001 CREE

获取价格

XLamp㈢ XR LED Binning and Labeling
XR7090AA-BC-DD-EF-G-HHHH CREE

获取价格

XLamp㈢ XR LED Binning and Labeling
XR7090AM-L1-0001 CREE

获取价格

XLamp㈢ XR LED Binning and Labeling
XR7090BL-L1-0001 CREE

获取价格

XLamp㈢ XR LED Binning and Labeling
XR7090CN-L1-0001 CREE

获取价格

XLamp㈢ XR LED Binning and Labeling
XR7090GR-L1-0001 CREE

获取价格

XLamp㈢ XR LED Binning and Labeling