5秒后页面跳转
LT1768 PDF预览

LT1768

更新时间: 2023-12-20 18:46:29
品牌 Logo 应用领域
亚德诺 - ADI 控制器
页数 文件大小 规格书
20页 298K
描述
用于实现宽调光范围和最大灯寿命的高功率 CCFL 控制器

LT1768 数据手册

 浏览型号LT1768的Datasheet PDF文件第4页浏览型号LT1768的Datasheet PDF文件第5页浏览型号LT1768的Datasheet PDF文件第6页浏览型号LT1768的Datasheet PDF文件第8页浏览型号LT1768的Datasheet PDF文件第9页浏览型号LT1768的Datasheet PDF文件第10页 
LT1768  
U
U
U
PIN FUNCTIONS  
PGND (Pin 1): The PGND pin is the high current ground  
path. High switching current transients and lamp current  
flow through the PGND pin.  
provides lamp current averaging and single pole loop  
compensation.  
AGND (Pin 6): The AGND pin is the low current analog  
ground. It is the negative sense terminal for the internal  
reference and current sense amplifier. Connect critical  
external components that terminate to ground directly to  
this pin for best performance.  
DIO1/DIO2 (Pins 3/2): Each DIO pin is the common  
connectionbetweenthecathodeandanodeoftwointernal  
diodes. The remaining terminals of the diodes are con-  
nected to PGND. In a typical application, the DIO1/2 pins  
are connected to the low voltage side of the lamps.  
Bidirectional lamp current flows into the DIO1/2 pins and  
their diodes conduct alternately on the half cycles. The  
diodethatconductsonthenegativecyclehasapercentage  
of its current diverted into the VC pin. This current nulls  
against the programming current specified by the PROG  
and PWM pins. A single capacitor on the VC pin provides  
both stable loop compensation and an averaging function  
to the half wave-rectified lamp current. The diode that  
conducts on the positive cycle is used to detect open lamp  
conditions. If the current in either of the DIO pins on the  
positive cycle is less than 125µA for a minimum of 1 PWM  
cycle, then the FAULT pin will be activated and the maxi-  
mum source current into the VC pin will be reduced by  
approximately 50%. If the current in both of the DIO pins  
onthepositivecycleislessthan125µA,andtheVCpinhits  
its clamp value (indicating either an open lamp or lamp  
lowside short to ground fault condition) for a minimum of  
1 PWM cycle, the gate drive will be latched off. The latch  
can be cleared by setting the PROG voltage to zero or  
placing the LT1768 in shutdown mode.  
CT (Pin 7): The value of capacitance on the CT pin deter-  
mines the PWM modulation frequency. The transfer func-  
tion of capacitance to frequency equals 22Hz/CT(µF). The  
frequency present on the CT pin also determines the  
maximum time allowed for lamp fault conditions. If the  
current in either DIO1 or DIO2 is less than 125µA for a  
minimumof1PWMperiod, theFAULTpinisactivatedand  
the maximum allowable lamp current is reduced by ap-  
proximately 50%. If the current in both DIO1 and DIO2 is  
absent for a minimum of 1 PWM period, and the VC pin is  
clamped at 3.7V, the FAULT pin is activated and the gate  
drive of the part is internally latched off. The latch can be  
cleared by setting the PROG voltage to zero or placing the  
LT1768 in shutdown mode.  
PROG (Pin 8): The PROG pin controls the lamp current by  
converting a DC input voltage range of 0V to 5V to source  
current into the VC pin. The transfer function from pro-  
grammingvoltagetoVCcurrentisillustratedinthefollow-  
ing table.  
PROG (V)  
VC SOURCE CURRENT (µA)  
SENSE (Pin 4): The SENSE pin is the input to the current  
sense comparator. The threshold of the comparator is a  
function of the voltage on the VC pin and the switch duty  
cycle. The maximum threshold is set at 100mV for duty  
cycle less than 50% which corresponds to approximately  
3.7V on the VC pin. The SENSE pin has a bias current of  
25µA, which flows out of the pin.  
V
< 0.5  
0
PROG  
0.5 < V  
1.0 < V  
< 1.0  
I
RMIN  
PROG  
< V  
PWM Mode*  
I
RMIN  
PROG  
PWM  
V
V
> V  
< V  
CT  
CT  
PROG  
5 • I  
• ( V  
– 1V)/ 3V  
PWM  
PROG  
RMAX  
V
PROG  
> 4.0  
5 • I  
RMAX  
*PWM Duty Cycle = [1 – (V  
– V  
)/(V  
– 1V)] • 100%  
PWM  
PWM  
PROG  
VC (Pin 5): The VC pin is the summing junction for the  
programming current and the half wave rectified lamp  
current and is also an input to the current sense compara-  
tor . A fraction of the voltage on the VC pin is compared to  
the voltage on the SENSE pin (switch current) for switch  
turnoff. During normal operation the VC pin sits between  
0.7V (zero switch current) and 3.7V (maximum switch  
current). A single capacitor between VC and AGND  
PWM (Pin 9): The PWM pin controls the percentage of the  
PROG range between 1V and 4V that is to be pulse width  
modulated. The percentage is defined by [(VPWM-1)/ 3] •  
100%. The minimum and maximum percentages are 25%  
(1.75V) and 100% (4V) respectively. Taking the PWM pin  
above the 4V maximum will cause significant PWM input  
current to flow. (See PWM Input Current vs Voltage curve  
in Typical Performance Characteristics).  
7

与LT1768相关器件

型号 品牌 描述 获取价格 数据表
LT1768CGN Linear High Power CCFL Controller for Wide Dimming Range and Maximum Lamp Lifetime

获取价格

LT1768CGN#PBF Linear LT1768 - High Power CCFL Controller for Wide Dimming Range and Maximum Lamp Lifetime; Pack

获取价格

LT1768CGN#TR Linear LT1768 - High Power CCFL Controller for Wide Dimming Range and Maximum Lamp Lifetime; Pack

获取价格

LT1768CGN#TRPBF Linear 暂无描述

获取价格

LT1768IGN Linear High Power CCFL Controller for Wide Dimming Range and Maximum Lamp Lifetime

获取价格

LT1768IGN#TR Linear LT1768 - High Power CCFL Controller for Wide Dimming Range and Maximum Lamp Lifetime; Pack

获取价格