5秒后页面跳转
IM8R-67025V-35 PDF预览

IM8R-67025V-35

更新时间: 2024-01-05 00:41:37
品牌 Logo 应用领域
TEMIC 静态存储器内存集成电路
页数 文件大小 规格书
23页 257K
描述
Dual-Port SRAM, 8KX16, 35ns, CMOS, CPGA84, PGA-84

IM8R-67025V-35 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:PGA-84Reach Compliance Code:unknown
风险等级:5.45最长访问时间:35 ns
I/O 类型:COMMONJESD-30 代码:S-CPGA-P84
JESD-609代码:e0内存密度:131072 bit
内存集成电路类型:DUAL-PORT SRAM内存宽度:16
功能数量:1端口数量:2
端子数量:84字数:8192 words
字数代码:8000工作模式:ASYNCHRONOUS
最高工作温度:85 °C最低工作温度:-40 °C
组织:8KX16输出特性:3-STATE
封装主体材料:CERAMIC, METAL-SEALED COFIRED封装代码:PGA
封装等效代码:PGA84M,11X11封装形状:SQUARE
封装形式:GRID ARRAY并行/串行:PARALLEL
峰值回流温度(摄氏度):NOT SPECIFIED电源:5 V
认证状态:Not Qualified最大待机电流:0.0002 A
最小待机电流:2 V子类别:SRAMs
最大压摆率:0.3 mA最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:NO技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:PIN/PEG端子节距:2.54 mm
端子位置:PERPENDICULAR处于峰值回流温度下的最长时间:NOT SPECIFIED
Base Number Matches:1

IM8R-67025V-35 数据手册

 浏览型号IM8R-67025V-35的Datasheet PDF文件第2页浏览型号IM8R-67025V-35的Datasheet PDF文件第3页浏览型号IM8R-67025V-35的Datasheet PDF文件第4页浏览型号IM8R-67025V-35的Datasheet PDF文件第5页浏览型号IM8R-67025V-35的Datasheet PDF文件第6页浏览型号IM8R-67025V-35的Datasheet PDF文件第7页 
MATRA MHS  
M 67025  
8 K × 16 CMOS Dual Port RAM  
Introduction  
The M 67025 is a very low power CMOS dual port static Using an array of eigh transistors (8T) memory cell and  
RAM organised as 8192 × 16. The M 67025 is designed fabricated with the state of the art 0.65 µ lithography  
to be used as a stand-alone 16 bit dual port RAM or as a named SCMOS, the M 67025 combines an extremely low  
combination MASTER/SLAVE dual port for 32 bit or standby supply current (typ = 1.0 µA) with a fast access  
more  
width  
systems.  
The  
MATRA-MHS time at 20 ns over the full temperature range. All versions  
MASTER/SLAVE dual port approach in memory system offer battery backup data retention capability with a  
applications results in full speed, error free operation typical power consumption at less than 5 µW.  
without the need of an additional discrete logic.  
For military/space applications that demand superior  
Master and slave devices provide two independant ports  
with separate control, address and I/O pins that permit  
independant, asynchronous access for reads and writes to  
any location in the memory. An automatic power down  
feature controlled by CS permits the on-chip circuitry of  
each port in order to enter a very low stand by power  
mode.  
levels of performance and reliability the M 67025 is  
processed according to the methods of the latest revision  
of the MIL STD 883 (class B or S) and/or ESA SCC 9000.  
Features  
D Fast access time : 20/25/30/35/45/55 ns  
D Wide temperature range :  
D Versatile pin select for master or slave :  
– M/S = H for busy output flag on master  
– M/S = L for busy input flag on slave  
–55 °C to +125 °C  
D 67025 L low power  
D INT flag for port to port communication  
D Full hardware support of semaphore signaling between ports  
D Fully asynchronous operation from either port  
D Battery back-up operation : 2 V data retention  
D TTL compatible  
67025 V very low power  
D Separate upper byte and lower byte control for multiplexed  
bus compatibility  
D Expandable data bus to 32 bits or more using master/slave  
chip select when using more than one device  
D On chip arbitration logic  
D Single 5 V ± 10 % power supply  
D For 3.3 V version, please consult sales  
Rev. D (29/09/95)  
1

与IM8R-67025V-35相关器件

型号 品牌 描述 获取价格 数据表
IM8R-67025V-55 TEMIC Dual-Port SRAM, 8KX16, 55ns, CMOS, CPGA84, PGA-84

获取价格

IM-9 VISHAY Inductors

获取价格

IM-910010% VISHAY General Fixed Inductor, 1 ELEMENT, 68 uH, IRON-CORE, GENERAL PURPOSE INDUCTOR

获取价格

IM-9120UH+-1%EWE2 VISHAY General Purpose Inductor, 120uH, 1%, Iron-Core,

获取价格

IM-9120UH+-1%EZE2 VISHAY General Purpose Inductor, 120uH, 1%, Iron-Core,

获取价格

IM-9120UH+-1%RB5 VISHAY General Purpose Inductor, 120uH, 1%, Iron-Core,

获取价格